![GOWIN DK_START_GW1NSR-LX2CQN48PC5I4_V 2.1 User Manual Download Page 25](http://html.mh-extra.com/html/gowin/dk_start_gw1nsr-lx2cqn48pc5i4_v-2-1/dk_start_gw1nsr-lx2cqn48pc5i4_v-2-1_user-manual_2248349025.webp)
3 Development Board Circuit
3.9 ADC
DBUG401-1.0E
18(22)
Signal Name
Pin No.
Socket
Pin No.
BANK
Description
I/O
channel 1-
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_B2_P
45
5
0
Differential input
channel 2+
3.3V(LVDS)/
1.8V(MIPI)
F_LVDS_B2_N 44
6
0
Differential input
channel 2-
3.3V(LVDS)/
1.8V(MIPI)
GND
-
7
-
-
-
GND
-
8
-
-
-
F_LVDS_B3_P
43
9
0
Differential input
channel 3+
3.3V(LVDS)/
1.8V(MIPI)
F_LVDS_B3_N 42
10
0
Differential input
channel 3-
3.3V(LVDS)/
1.8V(MIPI)
GND
-
11
-
-
-
GND
-
12
-
-
-
F_LVDS_B4_P
41
13
0
Differential input
channel 4+
3.3V(LVDS)/
1.8V(MIPI)
F_LVDS_B4_N 40
14
0
Differential input
channel 4-
3.3V(LVDS)/
1.8V(MIPI)
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_B5_P
39
17
0
Differential input
channel 5+
3.3V(LVDS)/
1.8V(MIPI)
F_LVDS_B5_N 38
18
0
Differential input
channel 5-
3.3V(LVDS)/
1.8V(MIPI)
GND
-
19
-
-
-
GND
-
20
-
-
-
3.9
ADC
3.9.1
Overview
Up to four signals can be connected to the FPGA via the J16 socket on
the development board for AD conversion by the built-in ADC.