![GOWIN DK_START_GW1NSR-LX2CQN48PC5I4_V 2.1 User Manual Download Page 11](http://html.mh-extra.com/html/gowin/dk_start_gw1nsr-lx2cqn48pc5i4_v-2-1/dk_start_gw1nsr-lx2cqn48pc5i4_v-2-1_user-manual_2248349011.webp)
2 Development Board Description
2.1 Overview
DBUG401-1.0E
4(22)
2
Development Board Description
2.1
Overview
Figure 2-1 DK_START_GW1NSR-LX2CQN48PC5I4_V2.1 Development Board
The development board adopts the GW1NSR-2 SoC FPGA. SoC
FPGA is embedded with an ARM Cortex-M3 hard core processor, 32Mbit
PSRAM, 1Mbit User Flash and eight-channel ADC converter, etc. When
the ARM Cortex-M3 hard-core processor is employed as the core, the
needs of the Min. memory can be met. FPGA logic resources and other
embedded resources can flexibly facilitate the peripheral control functions,
which provide excellent calculation functions and exceptional system
response interrupts. They also offer high performance, low power
consumption, flexible usage, instant start-up, affordability, nonvolatile, high
security, and abundant package types, among other benefits.
The development board offers abundant external interfaces, including
MIPI/LVDS interfaces, GPIO interfaces, ADC interfaces, slide switches,
LED, clock, reset, etc.