3 Development Board Circuit
3.9 LVDS
DBUG359-1.2E
22(27)
Signal Name
Pin No.
Socket Pin No.
BANK
Description
I/O
GND
-
12
-
-
F_LVDS_A4_P 132
13
0
A Channel 4+ 3.3V
F_LVDS_A4_N 131
14
0
A Channel 4–
3.3V
GND
-
15
-
-
GND
-
16
-
-
F_LVDS_A5_P 121
17
1
A Channel 5+ 3.3V
F_LVDS_A5_N 120
18
1
A Channel 5–
3.3V
GND
-
19
-
-
GND
-
20
-
-
Table 3-14 J4 FPGA Pinout
Signal Name
Pin No.
Socket Pin No.
BANK
Description
I/O
F_LVDS_B1_P 119
1
1
B Channel 1
3.3V
F_LVDS_B1_N 118
2
1
B Channel 1– 3.3V
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_B2_P 117
5
1
B Channel 2+ 3.3V
F_LVDS_B2_N 116
6
1
B Channel 2– 3.3V
GND
-
7
-
-
-
GND
-
8
-
-
-
F_LVDS_B3_P 115
9
1
B Channel 3+ 3.3V
F_LVDS_B3_N 114
10
1
B Channel 3– 3.3V
GND
-
11
-
-
-
GND
-
12
-
-
-
F_LVDS_B4_P 113
13
1
B Channel 4+ 3.3V
F_LVDS_B4_N 112
14
1
B Channel 4– 3.3V
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_B5_P 110
17
1
B Channel 5+ 3.3V
F_LVDS_B5_N 110
18
1
B Channel 5– 3.3V
GND
-
19
-
-
-
GND
-
20
-
-
-
Summary of Contents for DK START GW2AR18 V1.1
Page 1: ...DK_START_GW2AR18_V1 1 User Guide DBUG359 1 2E 09 03 2021 ...
Page 35: ......