![GOWIN DK START GW1N-LV9LQ144C6I5 V2.1 User Manual Download Page 28](http://html.mh-extra.com/html/gowin/dk-start-gw1n-lv9lq144c6i5-v2-1/dk-start-gw1n-lv9lq144c6i5-v2-1_user-manual_2248346028.webp)
3 Development Board Circuit
3.9 MIPI/LVDS
DBUG399-1.0E
21(24)
Table 3-10 J16 FPGA Pinout (IDES 16: 1 Supported)
Name
FPGA
Pin No.
Socket
Pin No.
BANK Description
I/O Level
F_LVDS_B1_P 29
1
2
Differential output
channel 1+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B1_N 30
2
2
Differential output
channel 1-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_B2_P 38
5
2
Differential output
channel 2+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B2_N 39
6
2
Differential output
channel 2-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
7
-
-
GND
-
8
-
-
F_LVDS_B3_P 42
9
2
Differential output
channel 3+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B3_N 43
10
2
Differential output
channel 3-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
11
-
-
GND
-
12
-
-
F_LVDS_B4_P 46
13
2
Differential output
channel 4+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B4_N 47
14
2
Differential output
channel 4-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
15
-
-
GND
-
16
-
-
F_LVDS_B5_P 50
17
2
Differential output
channel 5+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_B5_N 51
18
2
Differential output
channel 5-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
19
-
-
GND
-
20
-
-