![GOWIN DK START GW1N-LV9LQ144C6I5 V2.1 User Manual Download Page 27](http://html.mh-extra.com/html/gowin/dk-start-gw1n-lv9lq144c6i5-v2-1/dk-start-gw1n-lv9lq144c6i5-v2-1_user-manual_2248346027.webp)
3 Development Board Circuit
3.9 MIPI/LVDS
DBUG399-1.0E
20(24)
3.9.3
Pinout
Table 3-9 J15 FPGA Pinout (IDES 16: 1 Supported)
Name
FPGA
Pin No.
Socket
Pin No.
BANK Description
I/O Level
F_LVDS_A1_P 136
1
0
Differential input
channel 1+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A1_N 135
2
0
Differential input
channel 1-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_A2_P 134
5
0
Differential input
channel 2+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A2_N 133
6
0
Differential input
channel 2-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
7
-
-
-
GND
-
8
-
-
-
F_LVDS_A3_P 125
9
0
Differential input
channel 3+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A3_N 124
10
0
Differential input
channel 3-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
11
-
-
-
GND
-
12
-
-
-
F_LVDS_A4_P 123
13
0
Differential input
channel 4+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A4_N 122
14
0
Differential input
channel 4-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_A5_P 115
17
1
Differential input
channel 5+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A5_N 114
18
1
Differential input
channel 5-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
19
-
-
-
GND
-
20
-
-
-