GD32F20x User Manual
852
31:18
Reserved
Must be kept at reset value
17
RGUFIM
Received good unicast frames interrupt mask bit
0: Unmask the interrupt when the RGUF bit is set
1: Mask the interrupt when RGUF bit is set
16:7
Reserved
Must be kept at reset value
6
RFAEIM
Received frames alignment error interrupt mask bit
0: Unmask the interrupt when the RFAE bit is set
1: Mask the interrupt when the RFAE bit is set
5
RFCEIM
Received frame CRC error interrupt mask bit
0: Unmask the interrupt when RFCE bit is set
1: Mask the interrupt when the RFCE bit is set
4:0
Reserved
Must be kept at reset value
27.4.26.
MSC transmit interrupt mask register (ENET_MSC_TINTMSK)
Address offset: 0x0110
Reset value: 0x0000 0000
The MSC transmit interrupt mask register configures the mask bits for interrupts generation
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TGFIM
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TGFMSCIM
TGFSCIM
Reserved
rw
rw
Bits
Fields
Descriptions
31:22
Reserved
Must be kept at reset value
21
TGFIM
Transmitted good frames interrupt mask bit
0: Unmask the interrupt when the TGF bit is set
1:Mask the interrupt when the TGF bit is set
20:16
Reserved
Must be kept at reset value
15
TGFMSCIM
Transmitted good frames more single collision interrupt mask bit
0: Unmask the interrupt when the TGFMSC bit is set
1: Mask the interrupt when the TGFMSC bit is set
14
TGFSCIM
Transmitted good frames single collision interrupt mask bit
0: Unmask the interrupt when the TFGSC bit is set
1: Mask the interrupt when the TFGSC bit is set
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...