Interface
5-22
C141-E192-01EN
At command completion (I/O registers contents to be read)
1F7
H
(ST)
Status information
1F6
H
(DH)
x
L
x
DV
End head No. / LBA [MSB]
1F5
H
(CH)
1F4
H
(CL)
1F3
H
(SN)
1F2
H
(SC)
1F1
H
(ER)
End cylinder No. [MSB] / LBA
End cylinder No. [LSB] / LBA
End sector No. / LBA [LSB]
00
(*1)
Error information
*1
If the command is terminated due to an error, the remaining number of
sectors for which data was not transferred is set in this register.
(3) READ DMA (X’C8’ or X’C9’)
This command operates similarly to the READ SECTOR(S) command except for
following events.
•
The data transfer starts at the timing of DMARQ signal assertion.
•
The device controls the assertion or negation timing of the DMARQ signal.
•
The device posts a status as the result of command execution only once at
completion of the data transfer.
When an error, such as an unrecoverable medium error, that the command
execution cannot be continued is detected, the data transfer is stopped without
transferring data of sectors after the erred sector. The device generates an
interrupt using the INTRQ signal and posts a status to the host system. The
format of the error information is the same as the READ SECTOR(S) command.
In LBA mode
The logical block address is specified using the start head No., start cylinder No.,
and first sector No. fields. At command completion, the logical block address of
the last sector and remaining number of sectors of which data was not transferred,
like in the CHS mode, are set.
The host system can select the DMA transfer mode by using the SET FEATURES
command.
•
Multiword DMA transfer mode 0 to 2
•
Ultra DMA transfer mode 0 to 5
Summary of Contents for MHT2020AT
Page 1: ...C141 E192 01EN MHT2080AT MHT2060AT MHT2040AT MHT2030AT MHT2020AT DISK DRIVES PRODUCT MANUAL ...
Page 4: ...This page is intentionally left blank ...
Page 8: ...This page is intentionally left blank ...
Page 10: ...This page is intentionally left blank ...
Page 12: ...This page is intentionally left blank ...
Page 34: ...This page is intentionally left blank ...
Page 62: ...Theory of Device Operation 4 10 C141 E192 01EN Figure 4 4 Read write circuit block diagram ...
Page 74: ...This page is intentionally left blank ...
Page 191: ...5 4 Command Protocol C141 E192 01EN 5 117 g d f f d e Figure 5 7 Normal DMA data transfer ...
Page 220: ...This page is intentionally left blank ...
Page 242: ...This page is intentionally left blank ...
Page 246: ...This page is intentionally left blank ...
Page 248: ...This page is intentionally left blank ...
Page 252: ...This page is intentionally left blank ...
Page 254: ...This page is intentionally left blank ...
Page 255: ......
Page 256: ......