MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
265
CHAPTER 15 8/10-BIT A/D CONVERTER
15.2 Configuration
15.2
Configuration
The 8/10-bit A/D converter consists of the following blocks:
• Clock selector (input clock selector for starting A/D conversion)
• Analog channel selector
• Sample-and-hold circuit
• Control circuit
• A/D converter data register (Upper/Lower) (ADDH/ADDL)
• A/D converter control register 1 (ADC1)
• A/D converter control register 2 (ADC2)
■
Block Diagram of 8/10-bit A/D Converter
Figure 15.2-1 is the block diagram of the 8/10-bit A/D converter.
Figure 15.2-1 Block Diagram of 8/10-bit A/D Converter
●
Clock selector
This selects the A/D conversion clock with continuous activation having been enabled
(ADC2:EXT = 1).
●
Analog channel selector
This is the circuit selecting an input channel from several analog input pins.
AD
8
TIM1
TIM0
ADCK
ADIE
EXT
CKDIV1 CKDIV0
AN
S3
AN
S
2
AN
S
1
AN
S
0
ADI
ADMV
Re
s
erved
AD
A/D converter control regi
s
ter 2 (ADC2)
An
a
log
ch
a
nnel
s
elector
A/D converter control regi
s
ter 1 (ADC1)
Sa
mple-
a
nd-hold
circ
u
it
Control circ
u
it
A/D converter d
a
t
a
regi
s
ter(
u
pper/lower)
(ADDH/ADDL)
IRQ
Inter
n
a
l d
a
t
a
bu
s
ANn
8
/16-
b
it
compo
s
ite timer
o
u
tp
u
t pin (TO00)
S
t
a
rt
u
p
s
ign
a
l
s
elector