Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
18-4
Freescale Semiconductor
S/PDIF—Sony/Philips Digital Interface
18.1.3
Memory Map
Table 18-2. S/PDIF Memory Map
Address
Access
Register Name
Description
Size
Bits
Valid
Bits
Reset
Value
X:$FFFF60
R/W
S/PDIFConfig (SCR)
S/PDIF Configuration Register
24
[23:0] 0x000400
X:$FFFF61
R/W
CDTEXT_Control (SRCD)
CDText Configuration Register
24
[1]
0x000000
X:$FFFF62
R/W
PhaseConfig (SRPC)
FreqMeas Configuration Register
24
[5:0]
0x000000
X:$FFFF63
R/W
InterruptEn (SIE)
Interrupt Enable Register
24
[23:0] 0x000000
X:$FFFF64
R
-Stat
W
-Clear
InterruptStat/Clear (SIS/SIC)
Interrupt Status/Clear Register
24
[23:0] 0x000002
X:$FFFF65
R
SPDIFRcvLeft (SRL)
S/PDIF Receive Data - left channel
24
[23:0] 0x000000
X:$FFFF66
R
SPDIFRcvRight (SRR)
S/PDIF Receive Data - right channel
24
[23:0] 0x000000
X:$FFFF67
R
SPDIFRcvCChannel_h
(SRCSH)
S/PDIF Receive C channel, bits [47:24]
24
[23:0] 0x000000
X:$FFFF68
R
SPDIFRcvCChannel_l (SRCSL)
S/PDIF Receive C channel, bits [23:0]
24
[23:0] 0x000000
X:$FFFF69
R
UchannelRcv (SQU)
S/PDIF Receive U channel
24
[23:0] 0x000000
X:$FFFF6A
R
QchannelRcv (SRQ)
S/PDIF Receive Q channel
24
[23:0] 0x000000
X:$FFFF6B
W
SPDIFTxLeft (STL)
S/PDIF Transmit Left channel
24
[23:0] 0x000000
X:$FFFF6C
W
SPDIFTxRight (STR)
S/PDIF Transmit Right channel
24
[23:0] 0x000000
X:$FFFF6D
R/W
SPDIFTxCChannelCons_h
(STCSCH)
S/PDIF Transmit Cons. C channel,
bits [47:24]
24
[23:0] 0x000000
X:$FFFF6E
R/W
SPDIFTxCChannelCons_l
(STCSCL)
S/PDIF Transmit Cons. C channel,
bits [23:0]
24
[23:0] 0x000000
X:$FFFF6F
R/W
SPDIFTxCChannelProf_h
(STCSPH)
S/PDIF Transmit Prof. C channel,
bits [31:24]
24
[7:0]
0x000000
X:$FFFF70
R/W
SPDIFTxCChannelProf_l
(STCSPL)
S/PDIF Transmit Prof. C channel, bits [23:0]
24
[23:0] 0x000000
X:$FFFF71
R
FreqMeas (SRFM)
FreqMeasurement
24
[23:0] 0x000000
X:$FFFF74
R/W
SPDIFTxClk (STC)
Transmit Clock Control Register
24
[23:0] 0x020f00