RapidIO Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
16-159
16.6.53
Port 0 RapidIO Outbound Window Translation Extended Address
Registers x (P0ROWTEARx)
P0RIWTARx points to the starting addresses in the RapidIO address space for window hits
within the inbound translation windows. The new translated address is created by concatenating
the transaction offset to this translation address.
HOPCOUNT
19–12
0
Hop Count
This field contains the hop count value. This field is reserved for default window 0.
MAINT_
OFFSET
11–0
0
Maintenance Offset
Contains the upper 12 bits of the maintenance offset value. This field is reserved for default
window 0.
P0ROWTEAR[0–8]
Port 0 RapidIO Outbound
Offset 0 x*0x20
Window Translation Extended Address Registers 0–8
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
LTGTID
TYPE
R
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 16-96. P0RIWTARx Field Descriptions
Bit
Reset
Description
—
31–6
0
Reserved. Write to zero for future compatibility.
LTGID
5–0
0
Large Transport System Target ID
Corresponds to bits 0–5 of the target ID for a large transport system. This field is valid only if
the PEFCAR[CTLS] bit is set (see Section 16.6.5, Processing Element Features Capability
Register (PEFCAR), on page 16-106). Bits 6–7 of the target ID are specified in the
corresponding P0ROWTARx.
Table 16-95. P0ROWTARx Field Descriptions
Bit
Reset
Description
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...