Reset
MPC5565 Microcontroller Reference Manual, Rev. 1.0
Freescale Semiconductor
4-17
The following figure shows the reset configuration timing:
Figure 4-4. Reset Configuration Timing
RSTOUT
RESET
Internal
reset
V
DD
POR
PLL
PLL locks
RSTCFG
Crystal powering up or acquiring lock
WKPCFG and BOOTCFG
are latched. PLLCFG and
User drives
config pins relative
to RSTOUT
PLLCFG and RSTCFG are
(4 clock cycles)
PLL locked
2400
1
clock cycles
‘Don’t Care’ and WKPCFG is
treated as ‘1’ during POR assertion.
PLLCFG, RSTCFG and WKPCFG
are applied, but not latched.
RSTCFG still applied
1
This clock count is dependent on the configuration of the FMPLL (Refer to
Section 4.2.2, “RSTOUT
”). If the FMPLL is configured
for 1:1 (dual controller) operation or for bypass mode, this clock count is 16000.
All reset signals
negated (2404 cycles)
PLLCFG is latched.
RSTCFG is no longer
used.
but not latched.
Summary of Contents for MPC5565
Page 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Page 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Page 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Page 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Page 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Page 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Page 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...