![Freescale Semiconductor MCF54455 Reference Manual Download Page 758](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541758.webp)
DMA Serial Peripheral Interface (DSPI)
Freescale Semiconductor
31-5
In master mode and when the DSPI_MCR[PCSSE] bit is set, DSPI_PCSS provides a strobe signal that can
be used with an external logic device for deglitching of the PCS signals. DSPI_PCSS provides the
appropriate timing for the decoding of the DSPI_PCS[0:3] signals which prevents glitches from occurring.
DSPI_PCS5/PCSS is not used in slave mode.
31.2.5
Serial Input (DSPI_SIN)
DSPI_SIN is a serial data input signal.
31.2.6
Serial Output (DSPI_SOUT)
DSPI_SOUT is a serial data output signal.
31.2.7
Serial Clock (DSPI_SCK)
DSPI_SCK is a serial communication clock signal. In master mode, DSPI generates DSPI_SCK. In slave
mode, DSPI_SCK is an input from an external bus master.
31.3
Memory Map/Register Definition
shows the DSPI memory map.
31.3.1
DSPI Module Configuration Register (DSPI_MCR)
The DSPI_MCR contains bits that configure various attributes associated with DSPI operation. The HALT
and MDIS bits can be changed at any time, but only take effect on the next frame boundary. Only the HALT
and MDIS bits in the DSPI_MCR may be changed while the DSPI is running.
Table 31-2. DSPI Module Memory Map
Address
Register
Width Access
Reset Value
Section/Page
0xFC05_C000
DSPI module configuration register (DSPI_MCR)
32
R/W
0x0000_4001
0xFC05_C008
DSPI transfer count register (DSPI_TCR)
32
R/W
0x0000_0000
0xFC05_C00C
+ (
n
0x04)
DSPI clock and transfer attributes registers (DSPI_CTAR
n
),
n
=0:7
32
R/W
0x7800_0000
0xFC05_C02C
DSPI status register (DSPI_SR)
32
R/W
0x0000_0000
0xFC05_C030
DSPI DMA/interrupt request select and enable register
(DSPI_RSER)
32
R/W
0x0000_0000
0xFC05_C034
DSPI push TX FIFO register (DSPI_PUSHR)
32
R/W
0x0000_0000
0xFC05_C038
DSPI pop RX FIFO register (DSPI_POPR)
32
R
0x0000_0000
0xFC05_C03C
+ (
n
0x04)
DSPI transmit FIFO registers (DSPI_TXFR
n
),
n
=0:15
32
R
0x0000_0000
0xFC05_C07C
+ (
n
0x04)
DSPI receive FIFO registers (DSPI_RXFR
n
),
n
=0:15
32
R
0x0000_0000
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...