Appendix
KP6-LS
A-5
Appendix B:
B-1 POST CODES
ISA POST codes are typically output to I/O port address 80h.
POST (hex)
DESCRIPTION
01-02
Reserved.
C0
Turn off OEM specific cache, shadow.
03
1. Initialize EISA registers (EISA BIOS only).
2. Initialize all the standard devices with default values
Standard devices includes.
-
DMA controller (8237).
-
Programmable Interrupt Controller (8259).
-
Programmable Interval Timer (8254).
-
RTC chip.
04
Reserved
05
1. Keyboard Controller Self-Test.
06
2. Enable Keyboard Interface.
07
Reserved.
08
Verifies CMOS's basic R/W functionality.
C1
Auto-detection of onboard DRAM & Cache.
C5
Copy the BIOS from ROM into E0000-FFFFF shadow RAM so that
POST will go faster.
08
Test the first 256K DRAM.
09
OEM specific cache initialization. (if needed)
0A
1. Initialize the first 32 interrupt vectors with corresponding Interrupt
handlers. Initialize INT numbers from 33-120 with Dummy
(Spurious) Interrupt Handler.
2. Issue CPUID instruction to identify CPU type.
3. Early Power Management initialization. (OEM specific)
0B
1. Verify the RTC time is valid or not.
2. Detect bad battery.
3. Read CMOS data into BIOS stack area.
4. PnP initializations including. (PnP BIOS only)
-
Assign CSN to PnP ISA card.
-
Create resource map from ESCD.
5. Assign IO & Memory for PCI devices. (PCI BIOS only)
Summary of Contents for KP6-LS
Page 2: ...KP6 LS ...
Page 14: ...Introduction KP6 LS Page 1 8 Figure 5 System Block Diagram System Block Diagram ...
Page 17: ...Installation KP6 LS Page 3 1 Section 3 INSTALLATION ...
Page 28: ...Installation KP6 LS Page 3 12 Page Left Blank ...
Page 56: ...BIOS KP6 LS Page 4 28 Page Left Blank ...
Page 58: ...DMI Access KP6 LS Page 5 2 Page Left Blank ...