Chapter 3
– Hardware Description
Dynatem
CPU-111-10 - Intel Xeon Quad-Core 6U VPX SBC – User’s Manual
12
3.4.3
SFP+ Interface (AEL2009)
The AEL2005 is a bidirectional single-channel 10 Gigabit Ethernet transceiver containing integrated EDC (Electronic
Dispersion Compensation) circuits targeted for 10GBASE-LRM optical modules and 10Gbps SFP+ applications.
The SFP+ connector is located on the CPU-111-10 front panel.
3.4.4
VPX 10Gb Ethernet I/O
Seven ports from the FM3224 10GbE switch are connected to the VPX backplane. The CPU-111-10 complies with
the VITA 46 OpenVPX standard for profile MOD6-PAY-4F2T-12.2.2-5. This profile covers the four 10GbE
channels on VPX connector P1. The remaining three 10GbE channels connect to P2, P4, and P5.
10GbE Port 23
KEY
KEY
SE
P0/J0
S
E
Data Plane
4 Fat Pipes
(4) 10GBASE-KX4
P2
OpenVPX Profile
MOD6-PAY-4F2T-12.2.2-5
Control Plane
Two Thin Pipes
(2) 1000BASE-T
10GbE Port 12
10GbE Port 8
S
E
KEY
S
E
P3
S
E
P4
S
E
P5
S
E
P6
User Defined
User Defined
User Defined
User Defined
User Defined
Color
Code
10GbE Port 14
10GbE Port 20
P1
Control Plane
Utility Plane
OpenVPX
Data Plane
User Defined
User Defined
Data Plane
PMC/XMC I/O
10GbE Port 4
10GbE Port 24
Figure 6: VPX 10GbE I/O