There are many aspects of the Zynq APSoC architecture that are beyond the scope of
this document. For a complete and thorough description, refer to the
The tables in the dropdowns below depict the external components connected to the
MIO pins of the Eclypse Z7. The Vivado board files found on the
can be used to properly configure the PS to work with these peripherals. It is
also possible to use the example projects found on the resource center as a starting
point for custom designs.
MIO 0-15 : Bank 500
MIO 500 3.3 V
Peripherals
Pin
GPIO
SPI Flash
ENET 0
SYZYGY
UART 0
0 (N/C)
1
CS
2
DQ0
3
DQ1
4
DQ2
5
DQ3
6
SCLK
7 (N/A)
8
SCLK FB