14
Document # 001-20559 Rev. *D
Analog Output Drivers
7.2
Register Definitions
The following register is associated with the Analog Output Drivers. The register description has an associated register table
showing the bit structure of the register. The bits that are grayed out in the table below are reserved bits and are not detailed
in the register description that follows. Reserved bits should always be written with a value of ‘0’. Depending on the number of
analog columns your PSoC device has (see the Cols. column in the register table below), some bits may be reserved (refer to
the table titled
“PSoC Device Characteristics” on page 20
).
7.2.1
ABF_CR0 Register
The Analog Output Buffer Control Register 0 (ABF_CR0)
controls analog input muxes from Port 0 and the output buf-
fer amplifiers that drive column outputs to device pins.
For more information on bit 7, see the
Configuration chapter on page 241
Bit 7: ACol1MUX.
A mux selects the output of column 0
input mux or column 1 input mux. When set, this bit sets the
column 1 input to column 0 input mux output.
Bit 5: ABUF1EN.
Enables the analog output buffer for Ana-
log Column 1 (Pin P0[5]). A ‘0’ disables the analog output
buffer, a ‘1’ enables.
Bit 3: ABUF0EN.
Enables the analog output buffer for Ana-
log Column 0 (Pin P0[3]). (1 Column: AGND). A ‘0’ disables
the analog output buffer, a ‘1’ enables
Bit 1: Bypass.
Bypass mode connects the analog output
driver input directly to the output. When this bit is set, all
analog output drivers are in bypass mode. This is a high
impedance connection used primarily for measurement and
calibration of internal references. Use of this feature is not
recommended for customer designs.
Bit 0: PWR.
This bit is used to set the power level of the
analog output drivers. When this bit is set, all of the analog
output drivers are in a High Power mode.
For additional information, refer to the
.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
1,62h
ACol1Mux
ABUF1EN
ABUF0EN
Bypass
PWR
RW : 00
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...