Document # 001-20559 Rev. *D
135
1,62h
13.3.10
ABF_CR0
Analog Output Buffer Control Register 0
This register controls analog input muxes from Port 0.
In the table above, note that reserved bits are grayed table cells and are not described in the bit description section below.
Reserved bits should always be written with a value of ‘0’. For additional information, refer to the
in the Analog Output Drivers chapter or the
“Register Definitions” on page 243
in the Analog Input Configuration
chapter.
7
ACol1Mux
0
Set column 1 input to column 1 input mux output (1 Column: selects among P0[6,4,2,0]).
1
Set column 1 input to column 0 input mux output (1 Column: selects among P0[7,5,3,1]).
5
ABUF1EN
Enables the analog output buffer for Analog Column 1 (Pin P0[5]).
0
Disable analog output buffer.
1
Enable analog output buffer.
3
ABUF0EN
Enables the analog output buffer for Analog Column 0 (Pin P0[3]) (1 Column: AGND).
0
Disable analog output buffer.
1
Enable analog output buffer.
1
Bypass
Connects the positive input of the amplifier(s) directly to the output(s). Amplifiers must be disabled
when in Bypass mode.
0
Disable
1
Enable
0
PWR
Determines power level of all output buffers.
0
Low output power
1
High output power
Individual Register Names and Addresses:
1,62h
ABF_CR0: 1,62h
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
ACol1Mux
ABUF1EN
ABUF0EN
Bypass
PWR
Bits
Name
Description
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...