272
Document # 001-20559 Rev. *D
Section F: System Resources
System Resources Register Summary
The table below lists all the PSoC registers for the system resources, in address order, within their system resource configu-
ration. The bits that are grayed out are reserved bits. If these bits are written, they should always be written with a value of ‘0’.
Note that the CY8C24533, CY8C23533, CY8C23433CY8C24633 are 1 digital row and 2 analog column devices.
Summary Table of the System Resource Registers
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
DIGITAL CLOCK REGISTERS
(page
0,DAh
VC3
Sleep
GPIO
Analog 1
Analog 0
V Monitor
RW : 00
0,E0h
VC3
Sleep
GPIO
Analog 1
Analog 0
V Monitor
RW : 00
1,DDh
SLPINT
VC3
VC2
VC1
SYSCLKX2
SYSCLK
CLK24M
CLK32K
RW : 00
1,DEh
VC3 Input Select[1:0]
RW : 00
1,DFh
VC3 Divider[7:0]
RW : 00
1,E0h
32k Select
PLL Mode
No Buzz
Sleep[1:0]
CPU Speed[2:0]
RW : 00
1,E1h
VC1 Divider[3:0]
VC2 Divider[3:0]
RW : 00
1,E2h
PLLGAIN
EXTCLKEN
RSVD
SYSCLKX2
DIS
RW : 00
MULTIPLY ACCUMULATE (MAC) REGISTERS
(page
)
0,E8h
Data[7:0]
W : XX
0,E9h
Data[7:0]
W : XX
0,EAh
Data[7:0]
R : XX
0,EBh
Data[7:0]
R : XX
0,ECh
Data[7:0]
RW : 00
0,EDh
Data[7:0]
RW : 00
0,EEh
Data[7:0]
RW : 00
0,EFh
Data[7:0]
RW : 00
DECIMATOR REGISTERS
(page
)
0,E4h
Data High Byte[7:0]
RC : XX
0,E5h
Data Low Byte[7:0]
RC : XX
0,E6h
IGEN[3:0]
ICLKS0
DCOL[1:0]
DCLKS0
RW : 00
0,E7h
ECNT
IDEC
ICLKS3
ICLKS2
ICLKS1
DCLKS3
DCLKS2
DCLKS1
RW : 00
I2C REGISTERS
(page
)
0,D6h
PSelect
Bus Error IE
Stop IE
Clock Rate[1:0]
Enable Mas-
ter
Enable
Slave
RW : 00
0,D7h
Bus Error
Lost Arb
Stop
Status
ACK
Address
Transmit
LRB
Byte
Complete
R : 00
0,D8h
Data[7:0]
RW : 00
0,D9h
Bus Busy
Master Mode Restart Gen
Start Gen
R : 00
Summary of Contents for PSoC CY8C23533
Page 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Page 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Page 24: ...24 Document 001 20559 Rev D Section A Overview ...
Page 30: ...30 Document 001 20559 Rev D Pin Information ...
Page 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Page 60: ...60 Document 001 20559 Rev D RAM Paging ...
Page 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Page 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Page 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Page 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Page 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Page 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Page 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Page 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Page 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Page 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Page 296: ...232 Document 001 20559 Rev D Analog Interface ...
Page 304: ...240 Document 001 20559 Rev D Analog Array ...
Page 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Page 312: ...248 Document 001 20559 Rev D Analog Reference ...
Page 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Page 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Page 374: ...310 Document 001 20559 Rev D I2C ...
Page 400: ...336 Document 001 20559 Rev D Section G Glossary ...