CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
285
AMUX_CLK
1,AFh
13.3.65
AMUX_CLK
Analog Mux Clock Register
This register is used to adjust the phase of the clock to the analog mux bus.
This register is only used by the CY8C28xxx PSoC devices. In the table, note that reserved bits are grayed table cells and are
not described in the bit description section. Reserved bits should always be written with a value of ‘0’. For additional informa-
tion, refer to the
“Register Definitions” on page 528
in the I/O Analog Multiplexer chapter.
5
CLKTOR
0
Select MUXCLK1 as clock to drive right side Amuxbus1's IOMUX.
1
Select MUXCLK0 as clock to drive right side Amuxbus1's IOMUX.
This bit is only available in the CY8C28xxx PSoC device.
4
CLKTOL
0
Select MUXCLK0 as clock to drive left side Amuxbus0's IOMUX.
1
Select MUXCLK1 as clock to drive left side Amuxbus0's IOMUX.
This bit is only available in the CY8C28xxx PSoC device.
3:2
CLK1SYNC[1:0]
Synchronizes the right side MUXCLK (MUXCLK1). The right side MUXCLK that drives switching on
the analog mux right (Amuxbus1) can be synchronized to one of four phases, as listed. These set-
tings can be used to optimize noise performance by varying the analog mux sampling point relative to
the system clock.
00b
Synchronize to SYSCLK rising edge.
01b
Synchronize to delayed (approximately 5 ns) SYSCLK rising edge.
10b
Synchronize to SYSCLK falling edge.
11b
Synchronize to early (approximately 5 ns) SYSCLK rising edge.
These bits are only available in the CY8C28xxx PSoC device.
1:0
CLK0SYNC[1:0]
Synchronizes the left side MUXCLK (MUXCLK0). The left side MUXCLK that drives switching on the
analog mux left (Amuxbus0) can be synchronized to one of four phases, as listed. These settings can
be used to optimize noise performance by varying the analog mux sampling point relative to the sys-
tem clock.
00b
Synchronize to SYSCLK rising edge.
01b
Synchronize to delayed (approximately 5 ns) SYSCLK rising edge.
10b
Synchronize to SYSCLK falling edge.
11b
Synchronize to early (approximately 5 ns) SYSCLK rising edge.
Individual Register Names and Addresses:
1,AFh
AMUX_CLK: 1,AFh
2 Column
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
CLKTOR
CLKTOL
CLK1SYNC[1:0]
CLK0SYNC[1:0]
Bits
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...