260
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
SADC_TSCMPH
1,82h
13.3.40
SADC_TSCMPH
SAR ADC Trigger Source Compare High Register
This byte contains the high channel comparison value. This value is compared against the DR0 register of the digital block
chosen in TS_CMPH_SEL. When the comparison is true, an ADC conversion is triggered.
Note
SADC_TSCMPL and
SADC_TSCMPH can be combined to form a 16-bit comparison.
The 10-bit SAR ADC controller only exists in the CY8C28x03, CY8C28x13, CY8C28x33, CY8C28x43, and CY8C28x45
PSoC devices. This register is not used for the CY8C28x23 and CY8C28x52 devices. For additional information, refer to the
“Register Definitions” on page 541
in the 10-Bit SAR ADC Controller chapter.
7:0
TS_CMPH
The compare value of high channel.
Individual Register Names and Addresses:
1,82h
SADC_TSCMPH: 1,82h
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
TS_CMPH[7:0]
Bit
Name
Description
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...