background image

Document #: 001-13194 Rev. *A

Page 5 of 10

CY62138F MoBL

®

Switching Characteristics

 (Over the Operating Range) 

[11]

Parameter

Description

45 ns

Unit

Min

Max

Read Cycle

t

RC

Read Cycle Time

45

ns

t

AA

Address to Data Valid

45

ns

t

OHA

Data Hold from Address Change

10

ns

t

ACE

CE

LOW and CE

HIGH to Data Valid

45

ns

t

DOE

OE LOW to Data Valid

22

ns

t

LZOE

OE LOW to Low-Z 

[12]

5

ns

t

HZOE

OE HIGH to High-Z 

[12, 13]

18

ns

t

LZCE

CE

LOW and CE

HIGH to Low Z 

[12]

10

ns

t

HZCE

CE

HIGH or CE

LOW to High-Z 

[12, 13]

18

ns

t

PU

CE

LOW and CE

HIGH to power up

0

ns

t

PD

CE

HIGH or CE

LOW to power down

45

ns

Write Cycle 

[14]

t

WC

Write Cycle Time

45

ns

t

SCE

CE

LOW and CE

HIGH to Write End

35

ns

t

AW

Address Setup to Write End

35

ns

t

HA

Address Hold from Write End

0

ns

t

SA

Address Setup to Write Start

0

ns

t

PWE

WE Pulse Width

35

ns

t

SD

Data Setup to Write end

25

ns

t

HD

Data Hold from Write End

0

ns

t

HZWE

WE LOW to High-Z 

[12, 13]

18

ns

t

LZWE

WE HIGH to Low-Z 

[12]

10

ns

Notes

11. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1V/ns) or less, timing reference levels of V

CC(typ)

/2, input 

pulse levels of 0 to V

CC(typ)

, and output loading of the specified I

OL

/I

OH

 as shown in the 

AC Test Loads and Waveforms on page 4

.

12. At any given temperature and voltage condition, t

HZCE

 is less than t

LZCE 

, t

HZOE

 is less than t

LZOE

, and t

HZWE

 is less than t

LZWE

 for any given device.

13. t

HZOE

, t

HZCE

, and t

HZWE

 transitions are measured when the outputs enter a high impedance state.

14. The internal write time of the memory is defined by the overlap of WE, CE

= V

IL

, and CE

= V

IH

. All signals must be ACTIVE to initiate a write and any of these 

signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.

[+] Feedback 

Summary of Contents for MoBL CY62138F

Page 1: ...tion when addresses are not toggling Placing the device into standby mode reduces power consumption by more than 99 when deselected CE1 HIGH or CE2 LOW To write to the device take Chip Enable CE1 LOW and CE2 HIGH and Write Enable WE inputs LOW Data on the eight IO pins IO0 through IO7 is then written into the location specified on the address pins A0 through A17 To read from the device take Chip E...

Page 2: ...5 5V 45 1 6 2 5 13 18 1 5 1 2 3 4 5 6 7 8 9 10 11 14 31 32 12 13 16 15 29 30 21 22 19 20 27 28 25 26 17 18 23 24 32 Pin SOIC TSOP II Pinout Top View A17 A16 A15 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 IO0 IO1 IO2 IO3 IO4 IO5 IO6 IO7 VSS VCC CE2 WE OE CE1 Notes 2 NC pins are not connected on the die 3 Typical values are included for reference only and are not guaranteed or tested Typical ...

Page 3: ...rent GND VI VCC 1 1 µA IOZ Output Leakage Current GND VO VCC Output Disabled 1 1 µA ICC VCC Operating Supply Current f fmax 1 tRC VCC VCC max IOUT 0 mA CMOS levels 13 18 mA f 1 MHz 1 6 2 5 ISB2 7 Automatic CE Power Down Current CMOS inputs CE1 VCC 0 2V or CE2 0 2V VIN VCC 0 2V or VIN 0 2V f 0 VCC VCC max 1 5 µA Capacitance For all packages 8 Parameter Description Test Conditions Max Unit CIN Input...

Page 4: ... Chip Deselect to Data Retention Time 0 ns tR 9 Operation Recovery Time tRC ns Data Retention Waveform 10 3 0V VCC OUTPUT R2 30 pF INCLUDING JIG AND SCOPE GND 90 10 90 10 Rise Time 1 V ns Fall Time 1 V ns OUTPUT V Equivalent to THEVENIN EQUIVALENT ALL INPUT PULSES RTH R1 VCC min VCC min tCDR VDR 2 0V DATA RETENTION MODE tR VCC CE Notes 9 Full device AC operation requires linear VCC ramp from VDR t...

Page 5: ...ns tSD Data Setup to Write end 25 ns tHD Data Hold from Write End 0 ns tHZWE WE LOW to High Z 12 13 18 ns tLZWE WE HIGH to Low Z 12 10 ns Notes 11 Test conditions for all parameters other than tri state parameters assume signal transition time of 3 ns 1V ns or less timing reference levels of VCC typ 2 input pulse levels of 0 to VCC typ and output loading of the specified IOL IOH as shown in the AC...

Page 6: ...DANCE ICC ISB HIGH ADDRESS CE DATA OUT VCC SUPPLY CURRENT OE DATA VALID tHD tSD tPWE tSA tHA tAW tSCE tWC tHZOE ADDRESS CE WE DATA IO OE NOTE 20 Notes 15 The device is continuously selected OE CE1 VIL CE2 VIH 16 WE is HIGH for read cycle 17 Address valid before or similar to CE1 transition LOW and CE2 transition HIGH 18 Data IO is high impedance if OE VIH 19 If CE1 goes HIGH or CE2 goes LOW simult...

Page 7: ...bled Active ICC Ordering Information Speed ns Ordering Code Package Diagram Package Type Operating Range 45 CY62138FLL 45SXI 51 85081 32 pin Small Outline Integrated Circuit Pb free Industrial CY62138FLL 45ZSXI 51 85095 32 pin Thin Small Outline Package II Pb free Contact your local Cypress sales representative for availability of these parts Switching Waveforms continued tWC DATA VALID tAW tSA tP...

Page 8: ... 85081 0 546 13 868 0 440 11 176 0 101 2 565 0 050 1 270 0 014 0 355 0 118 2 997 0 004 0 102 0 047 1 193 0 006 0 152 0 023 0 584 0 793 20 142 0 450 11 430 0 566 14 376 0 111 2 819 0 817 20 751 BSC 0 020 0 508 MIN MAX 0 012 0 304 0 039 0 990 0 063 1 600 SEATING PLANE 1 16 17 32 0 004 0 102 51 85081 B Feedback ...

Page 9: ...ss written agreement with Cypress Furthermore Cypress does not authorize its products for use as critical components in life support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user The inclusion of Cypress products in life support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies ...

Page 10: ...t History Page Document Title CY62138F MoBL 2 Mbit 256K x 8 Static RAM Document Number 001 13194 REV ECN NO Issue Date Orig of Change Description of Change 797956 See ECN VKN New Data Sheet A 940341 See ECN VKN Added footnote 7 related to ISB2 and ICCDR Feedback ...

Reviews: