background image

18-Mbit (512K x 36/1M x 18) Pipelined  DCD Sync SRAM

CY7C1386DV25, CY7C1386FV25

CY7C1387DV25, CY7C1387FV25

Cypress Semiconductor Corporation

198 Champion Court

San Jose

,

CA 95134-1709

408-943-2600

Document Number: 38-05548 Rev. *E

 Revised Feburary 15, 2007

Features

• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200, and 167 MHz
• Registered inputs and outputs for pipelined operation
• Optimal for performance (Double-Cycle deselect)
• Depth expansion without wait state
• 2.5V  + 5% power supply (V

DD

)

• Fast clock-to-output times, 2.6 ns (for 250 MHz device)
• Provides high-performance 3-1-1-1 access rate
• User selectable burst counter supporting Intel

®

 

Pentium

®

 

interleaved or linear burst sequences

• Separate processor and controller address strobes
• Synchronous self timed writes
• Asynchronous output enable
• CY7C1386DV25/CY7C1387DV25 available in 

JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non 
Pb-free 165-ball FBGA package. 
CY7C1386FV25/CY7C1387FV25 available in Pb-free and 
non Pb-free 119-ball BGA package

• IEEE 1149.1 JTAG-Compatible Boundary Scan
• ZZ sleep mode option

Functional Description 

[1]

The CY7C1386DV25/CY7C1387DV25/CY7C1386FV25/
CY7C1387FV25 SRAM integrates 512K x 36 and 1M x 18
SRAM cells with advanced synchronous peripheral circuitry
and a two-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a
positive edge triggered clock input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelining
chip enable (CE

1

), depth expansion chip enables (CE

2

 and

CE

[2]

), burst control inputs (ADSC, ADSP, and ADV), write

enables (BW

X

, and BWE), and global write (GW).

Asynchronous inputs include the output enable (OE) and the
ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or
address strobe controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self timed write cycle.This part supports byte write
operations (see 

Pin Definitions on page 6

 and 

Truth Table 

[4,

5, 6, 7, 8, 9]

 on page 9

 for further details). Write cycles can be

one to four bytes wide as controlled by the byte write control
inputs. GW active LOW causes all bytes to be written. This

device incorporates an additional pipelined enable register
which delays turning off the output buffers an additional cycle
when a deselect is executed.This feature allows depth
expansion without penalizing system performance.
The CY7C1386DV25/CY7C1387DV25/CY7C1386FV25/
CY7C1387FV25 operates from a +2.5V power supply. All
inputs and outputs are JEDEC-standard and
JESD8-5-compatible.

Selection Guide

250 MHz

200 MHz

167 MHz

Unit

Maximum Access Time

2.6

3.0

3.4

ns

Maximum Operating Current

350

300

275

mA

Maximum CMOS Standby Current

70

70

70

mA

Notes

1. For best practices or recommendations, please refer to the Cypress application note AN1064, 

SRAM System Design Guidelines

 on 

www.cypress.com

.

2. CE

3, 

CE

2

 are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.

[+] Feedback 

Summary of Contents for CY7C1386DV25

Page 1: ...l data inputs address pipelining chip enable CE1 depth expansion chip enables CE2 and CE3 2 burst control inputs ADSC ADSP and ADV write enables BWX and BWE and global write GW Asynchronous inputs inc...

Page 2: ...LINED ENABLE OUTPUT REGISTERS SENSE AMPS MEMORY ARRAY OUTPUT BUFFERS DQA DQP A BYTE WRITE DRIVER DQB DQP B BYTE WRITE DRIVER DQc DQP C BYTE WRITE DRIVER DQD DQP D BYTE WRITE DRIVER INPUT REGISTERS A0...

Page 3: ...68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 MODE CY7C1386DV25 512K X 36 NC A A A A A 1 A 0 NC 72M NC 36M V SS V DD A A A A A A A...

Page 4: ...C VDD DQD DQD DQD DQD ADSC NC CE1 OE ADV GW VSS VSS VSS VSS VSS VSS VSS VSS DQPA MODE DQPD DQPB BWB BWC NC VDD NC BWA NC BWE BWD ZZ 2 3 4 5 6 7 1 A B C D E F G H J K L M N P R T U VDDQ NC 288M NC 144M...

Page 5: ...Q VDD DQB DQB DQB NC DQB NC DQA DQA VDD VDDQ VDD VDDQ DQB VDD NC VDD DQA VDD VDDQ DQA VDDQ VDD VDD VDDQ VDD VDDQ DQA VDDQ A A VSS A A A DQB DQB DQB ZZ DQA DQA DQPA DQA A VDDQ A CY7C1387DV25 1M x 18 A0...

Page 6: ...ument for BGA CE3 is sampled only when a new external address is loaded OE Input Asynchronous Output enable asynchronous input active LOW Controls the direction of the IO pins When LOW the IO pins beh...

Page 7: ...exception occurs when the SRAM is emerging from a deselected state to a selected state its outputs are always tri stated during the first cycle of the access After the first cycle of the access the o...

Page 8: ...corresponding address location in the memory core If a byte write is conducted only the selected bytes are written Bytes not selected during a byte write operation will remain unaltered A synchronous...

Page 9: ...X H L H L L H Q READ Cycle Continue Burst Next H X X L X H L H H L H Tri State WRITE Cycle Continue Burst Next X X X L H H L L X L H D WRITE Cycle Continue Burst Next H X X L X H L L X L H D READ Cycl...

Page 10: ...te D DQD and DQPD H L L H H H Write Bytes D A H L L H H L Write Bytes D B H L L H L H Write Bytes D B A H L L H L L Write Bytes D C H L L L H H Write Bytes D C A H L L L H L Write Bytes D C B H L L L...

Page 11: ...o the input of any of the registers The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register For information on loading the instruction register s...

Page 12: ...uring this state instructions are shifted through the instruction register through the TDI and TDO balls To execute the instruction once it is shifted in the TAP controller needs to be moved into the...

Page 13: ...d into the preload register during the Update DR state in the TAP controller it will directly control the state of the output Q bus pins when the EXTEST is entered as the current instruction When HIGH...

Page 14: ...Setup to TCK Clock Rise 5 ns tCS Capture Setup to TCK Rise 5 ns Hold Times tTMSH TMS Hold after TCK Clock Rise 5 ns tTDIH TDI Hold after Clock Rise 5 ns tCH Capture Hold after Clock Rise 5 ns TDO 1 25...

Page 15: ...ID 32 32 Boundary Scan Order 119 ball BGA package 85 85 Boundary Scan Order 165 ball fBGA package 89 89 Identification Codes Instruction Code Description EXTEST 000 Captures IO ring contents Places t...

Page 16: ...B2 71 K1 6 L5 28 E6 50 B3 72 L2 7 R6 29 D6 51 A3 73 N2 8 U6 30 C7 52 C2 74 P2 9 R7 31 B7 53 A2 75 R3 10 T7 32 C6 54 B1 76 T1 11 P6 33 A6 55 C1 77 R1 12 N7 34 C5 56 D2 78 T2 13 M6 35 B5 57 E1 79 L3 14...

Page 17: ...37 A9 67 H3 8 P9 38 B9 68 J1 9 P10 39 C10 69 K1 10 R10 40 A8 70 L1 11 R11 41 B8 71 M1 12 H11 42 A7 72 J2 13 N11 43 B7 73 K2 14 M11 44 B6 74 L2 15 L11 45 A6 75 M2 16 K11 46 B5 76 N1 17 J11 47 A5 77 N2...

Page 18: ...DD 0 3V V VIL Input LOW Voltage 17 for 2 5V IO 0 3 0 7 V IX Input Leakage Current except ZZ and MODE GND VI VDDQ 5 5 A Input Current of MODE Input VSS 30 A Input VDD 5 A Input Current of ZZ Input VSS...

Page 19: ...Test Conditions 100 TQFP Package 119 BGA Package 165 FBGA Package Unit JA Thermal Resistance Junction to Ambient Test conditions follow standard test methods and procedures for measuring thermal impe...

Page 20: ...1 4 1 5 ns Hold Times tAH Address Hold After CLK Rise 0 3 0 4 0 5 ns tADH ADSP ADSC Hold After CLK Rise 0 3 0 4 0 5 ns tADVH ADV Hold After CLK Rise 0 3 0 4 0 5 ns tWEH GW BWE BWX Hold After CLK Rise...

Page 21: ...DQ High Z tDOH tCO ADV tOEHZ tCO SingleREAD BURSTREAD tOEV tOELZ tCHZ Burstwrapsaround toitsinitialstate tADVH tADVS tWEH tWES tADH tADS Q A2 Q A2 1 Q A2 2 Q A1 Q A2 Q A2 1 Q A3 Q A2 3 A2 A3 Deselect...

Page 22: ...DV BURST READ BURST WRITE D A2 D A2 1 D A3 D A3 1 D A2 3 A2 A3 Extended BURST WRITE Single WRITE tADH tADS tADH tADS t OEHZ tADVH tADVS tWEH tWES t DH t DS GW tWEH tWES Byte write signals are ignored...

Page 23: ...OE ADSC CE tAH tAS A2 tCEH tCES Data Out Q High Z ADV Single WRITE D A3 A4 A5 A6 D A5 D A6 Data In D BURST READ Back to Back READs High Z Q A2 Q A1 Q A4 tWEH tWES Q A4 3 tOEHZ tDH tDS tOELZ tCLZ tCO...

Page 24: ...continued t ZZ I SUPPLY CLK ZZ t ZZREC ALL INPUTS except ZZ DON T CARE I DDZZ t ZZI tRZZI Outputs Q High Z DESELECT or READ Only Notes 30 Device must be deselected when entering ZZ sleep mode See cyc...

Page 25: ...Ball Grid Array 14 x 22 x 2 4 mm Pb Free CY7C1387FV25 167BGXI CY7C1386DV25 167BZI 51 85180 165 ball Fine Pitch Ball Grid Array 13 x 15 x 1 4 mm CY7C1387DV25 167BZI CY7C1386DV25 167BZXI 51 85180 165 b...

Page 26: ...y 13 x 15 x 1 4 mm Pb Free CY7C1387DV25 250BZXC CY7C1386DV25 250AXI 51 85050 100 pin Thin Quad Flat Pack 14 x 20 x 1 4 mm Pb Free Industrial CY7C1387DV25 250AXI CY7C1386FV25 250BGI 51 85115 119 ball B...

Page 27: ...OLD PROTRUSION END FLASH SHALL NOT EXCEED 0 0098 in 0 25 mm PER SIDE 3 DIMENSIONS IN MILLIMETERS BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH 0 30 0 08 0 65 20 00 0 10 22 0...

Page 28: ...CY7C1386DV25 CY7C1386FV25 CY7C1387DV25 CY7C1387FV25 Document Number 38 05548 Rev E Page 28 of 30 Figure 2 119 Ball BGA 14 x 22 x 2 4 mm 51 85115 Package Diagrams continued 51 85115 B Feedback...

Page 29: ...s of Intel Corporation PowerPC is a trademark of IBM Corporation All product and company names mentioned in this document are the trademarks of their respective holders Figure 3 165 Ball FBGA 13 x 15...

Page 30: ...and 4 08 C W respectively Changed JA and JC for BGA Package from 45 and 7 C W to 23 8 and 6 2 C W respectively Changed JA and JC for FBGA Package from 46 and 3 C W to 20 7 and 4 0 C W respectively Mo...

Reviews: