background image

CY7C1034DV33

Document Number: 001-08351 Rev. *C

 Page 5 of 9 

Write Cycle 

[9, 10]

t

WC

Write Cycle Time

10

ns

t

SCE

CE

 

Active LOW to Write End 

[3]

7

ns

t

AW

Address Setup to Write End

7

ns

t

HA

Address Hold from Write End

0

ns

t

SA

Address Setup to Write Start

0

ns

t

PWE

WE Pulse Width

7

ns

t

SD

Data Setup to Write End

5.5

ns

t

HD

Data Hold from Write End

0

ns

t

LZWE

WE HIGH to Low Z 

[7]

3

ns

t

HZWE

WE LOW to High Z 

[7]

5

ns

Data Retention Characteristics

Over the operating range

Parameter

Description

Conditions 

[3]

Min

Typ

Max

Unit

V

DR

V

CC

 for Data Retention

2

V

I

CCDR

Data Retention Current9

V

CC 

= 2V, CE

1

, CE

3

 > V

CC

 – 0.2V, 

CE

< 0.2V, V

IN

 > V

CC

 – 0.2V or V

IN

 < 0.2V

25

mA

t

CDR 

[11]

Chip Deselect to Data Retention Time

0

ns

t

[12]

Operation Recovery Time

t

RC

ns

Figure 3.  Data Retention Waveform

AC Switching Characteristics 

 (continued)

Over the operating range 

[5]

Parameter

Description

–10

Unit

Min

Max

3.0V

3.0V

t

CDR

V

DR

2V

DATA RETENTION MODE

t

R

CE

V

CC

Notes

9. The internal write time of the memory is defined by the overlap of CE

LOW, CE

2

 HIGH, CE

3

 LOW, and WE LOW. Chip enables must be active and WE must be LOW 

to initiate a write and the transition of any of these signals terminates the write. The input data setup and hold timing are referenced to the leading edge of the signal 

that terminates the write.

10. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t

HZWE

 and t

SD

.

11. Tested initially and after any design or process changes that may affect these parameters.
12. Full device operation requires linear V

CC

 ramp from V

DR 

to V

CC(min)

 > 50 

μ

s or stable at V

CC(min)

 > 50 

μ

s. 

[+] Feedback 

Summary of Contents for CY7C1034DV33

Page 1: ...This device has an automatic power down feature that significantly reduces power consumption when deselected To write to the device enable the chip CE1 LOW CE2 HIGH and CE3 LOW while forcing the Write Enable WE input LOW To read from the device enable the chip by taking CE1 LOW CE2 HIGH and CE3 LOW while forcing the Output Enable OE LOW and the Write Enable WE HIGH See the Truth Table on page 7 fo...

Page 2: ...A NC C IO12 NC CE2 A CE3 NC IO0 D IO13 VDD VSS VSS VSS VDD IO1 E IO14 VSS VDD VSS VDD VSS IO2 F IO15 VDD VSS VSS VSS VDD IO3 G IO16 VSS VDD VSS VDD VSS IO4 H IO17 VDD VSS VSS VSS VDD IO5 J NC VSS VDD VSS VDD VSS NC K IO18 VDD VSS VSS VSS VDD IO6 L IO19 VSS VDD VSS VDD VSS IO7 M IO20 VDD VSS VSS VSS VDD IO8 N IO21 VSS VDD VSS VDD VSS IO9 P IO22 VDD VSS VSS VSS VDD IO10 R IO23 NC NC NC NC NC IO11 T ...

Page 3: ...GND VOUT VCC output disabled 1 1 μA ICC VCC Operating Supply Current VCC Max f fMAX 1 tRC IOUT 0 mA CMOS levels 175 mA ISB1 Automatic CE Power Down Current TTL Inputs Max VCC CE1 CE3 VIH CE2 VIL VIN VIH or VIN VIL f fMAX 30 mA ISB2 Automatic CE Power Down Current CMOS Inputs Max VCC CE1 CE3 VCC 0 3V CE2 0 3V VIN VCC 0 3V or VIN 0 3V f 0 25 mA Capacitance Tested initially and after any design or pr...

Page 4: ...ists of all components of the test environment Rise Time 1V ns Including jig and scope Notes 4 Valid SRAM operation does not occur until the power supplies reach the minimum operating VDD 3 0V 100 μs tpower after reaching the minimum operating VDD normal SRAM operation begins including reduction in VDD to the data retention VCCDR 2 0V voltage 5 Test conditions assume signal transition time of 3 ns...

Page 5: ...s tR 12 Operation Recovery Time tRC ns Figure 3 Data Retention Waveform AC Switching Characteristics continued Over the operating range 5 Parameter Description 10 Unit Min Max 3 0V 3 0V tCDR VDR 2V DATA RETENTION MODE tR CE VCC Notes 9 The internal write time of the memory is defined by the overlap of CE1 LOW CE2 HIGH CE3 LOW and WE LOW Chip enables must be active and WE must be LOW to initiate a ...

Page 6: ... 50 50 DATA VALID tRC tACE tDOE tLZOE tLZCE tPU HIGH IMPEDANCE tHZOE tHZCE tPD HIGH ICC ISB IMPEDANCE OE CE ADDRESS DATA OUT VCC SUPPLY CURRENT tWC DATA VALID tAW tSA tPWE tHA tHD tSD tSCE tSCE CE WE DATA IO ADDRESS Notes 13 Device is continuously selected OE CE VIL 14 WE is HIGH for read cycle 15 Address valid before or similar to CE transition LOW 16 Data IO is high impedance if OE VIH 17 If CE ...

Page 7: ...own Standby ISB X X H X X High Z Power Down Standby ISB L H L L H Full Data Out Read Active ICC L H L X L Full Data In Write Active ICC L H L H H High Z Selected Outputs Disabled Active ICC Switching Waveforms continued tHD tSD tPWE tSA tHA tAW tSCE tWC tHZOE DATAIN VALID NOTE 18 CE ADDRESS WE DATA IO OE DATA VALID tHD tSD tLZWE tPWE tSA tHA tAW tSCE tWC tHZWE NOTE 18 CE ADDRESS WE DATA IO Note 18...

Page 8: ...dering Information Speed ns Ordering Code Package Name Package Type Operating Range 10 CY7C1034DV33 10BGXI 51 85115 119 Ball Plastic Ball Grid Array 14 x 22 x 2 4 mm Pb Free Industrial Package Diagram Figure 9 119 Ball PBGA 14 x 22 x 2 4 mm 51 85115 B Feedback ...

Page 9: ...s without further notice to the materials described herein Cypress does not assume any liability arising out of the application or use of any product or circuit described herein Cypress does not authorize its products for use as critical components in life support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user The inclusion of Cypress ...

Reviews: