475
11100B–ATARM–31-Jul-12
SAM4S Series [Preliminary]
27. Power Management Controller (PMC)
27.1
Clock Generator
27.1.1
Description
The Clock Generator User Interface is embedded within the Power Management Controller and
is described in
Section 27.2.16 ”Power Management Controller (PMC) User Interface”
the Clock Generator registers are named CKGR_.
27.1.2
Embedded Characteristics
The Clock Generator is made up of:
• A Low Power 32,768 Hz Slow Clock Oscillator with bypass mode.
• A Low Power RC Oscillator
• A 3 to 20 MHz Crystal or Ceramic Resonator-based Oscillator, which can be bypassed.
• A factory programmed Fast RC Oscillator. 3 output frequencies can be selected: 4, 8 or
12 MHz. By default 4MHz is selected.
• Two 80 to 240 MHz programmable PLL (input from 3 to 32 MHz), capable of providing the
clock MCK to the processor and to the peripherals.
It provides the following clocks:
• SLCK, the Slow Clock, which is the only permanent clock within the system.
• MAINCK is the output of the Main Clock Oscillator selection: either the Crystal or Ceramic
Resonator-based Oscillator or 4/8/12 MHz Fast RC Oscillator.
• PLLACK is the output of the Divider and 80 to 240 MHz programmable PLL (PLLA).
• PLLBCK is the output of the Divider and 80 to 240 MHz programmable PLL (PLLB).
Summary of Contents for SAM4S Series
Page 44: ...44 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 412: ...412 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1105: ...1105 11100B ATARM 31 Jul 12 SAM4S Series Preliminary ...
Page 1143: ...1143 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 4 64 lead LQFP Package Drawing ...
Page 1145: ...1145 11100B ATARM 31 Jul 12 SAM4S Series Preliminary Figure 43 5 64 lead QFN Package Drawing ...