59
32072H–AVR32–10/2012
AT32UC3A3
Note:
1. This bit must be set to one if the user wishes to debug the device with a JTAG debugger.
2. This bits must be set to one
16
SYSTIMER
(compare/count
registers clk)
-
TC0
-
17
-
-
TC1
-
18
-
-
ABDAC
-
19
-
-
-
20
-
-
-
31:21
-
-
-
-
Table 7-7.
Maskable module clocks in AT32UC3A3.
Bit
CPUMASK
HSBMASK
PBAMASK
PBBMASK
Summary of Contents for AT32UC3A3128
Page 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Page 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Page 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Page 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...