English
89
Z490 AQUA
Primary Timing
CAS# Latency (tCL)
The time between sending a column address to the memory and the beginning of the data
in response.
RAS# to CAS# Delay and Row Precharge (tRCDtRP)
RAS# to CAS# Delay : The number of clock cycles required between the opening of a row
of memory and accessing columns within it.
Row Precharge: The number of clock cycles required between the issuing of the precharge
command and opening the next row.
RAS# Active Time (tRAS)
The number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
The delay between when a memory chip is selected and when the first active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
The amount of delay that must elapse after the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
The number of clocks from a Refresh command until the first Activate command to
the same rank.
RAS to RAS Delay (tRRD_L)
The number of clocks between two rows activated in different banks of the same
rank.
RAS to RAS Delay (tRRD_S)
The number of clocks between two rows activated in different banks of the same
rank.
Write to Read Delay (tWTR_L)
The number of clocks between the last valid write operation and the next read command to
the same internal bank.
Summary of Contents for Z490 AQUA
Page 1: ......
Page 27: ...English 20 1 2 1 Removing the Water cooling Module Removing the CPU Backplate...
Page 30: ...English 23 Z490 AQUA Screw Assembly Schematic Front View 1 1 1 1 1 1...
Page 35: ...English 28 4 5 3...
Page 38: ...English 31 Z490 AQUA 2 Installing the CPU Backplate...
Page 40: ...English 33 Z490 AQUA 1 2 3...
Page 41: ...English 34 2 5 Installing the Motherboard 1 2 B A...