Memory offset and full register reset value
See
The following table shows the bit assignments of the GPTRESET Register.
Table 3-44 GPTRESET Register bit assignments
Bits
Name
Function
[31:1]
-
Reserved.
[0]
GPTRESET
CPU0 interrupt status. Software reset of the
timer counter:
0b0
: No effect.
0b1
: Software reset.
Reset value
0b0
.
3.8.2
GPTINTM Register
The GPTINTM Register characteristics are:
Purpose
• Writing 1 to the relevant bit enables the ALARM0 or ALARM1 interrupt.
• Reading the relevant bit gives the current masked status value of the corresponding interrupt.
Usage constraints
There are no usage constraints.
Memory offset and full register reset value
See
The following table shows the bit assignments of the GPTINTM Register.
Table 3-45 GPTINTM Register bit assignments
Bits
Name
Function
[31:2]
-
Reserved.
[1:0]
GPTINTM
Current masked status of the interrupt.
Writing
0b1
enables the ALARM[n] interrupt:
0b0
: No effect.
0b1
: Enable ALARM[n] interrupt.
Bit[1] = ALARM1 interrupt.
Bit[0]=ALARM0 interrupt.
Reset value
0b00
.
3.8.3
GPTINTC Register
The GPTINTC Register characteristics are:
Purpose
• Writing 1 to the relevant bit clears the ALARM0 or ALARM1 interrupt.
• Reading a bit returns the current value of the bit.
Usage constraints
There are no usage constraints.
3 Programmers model
3.8 General-purpose timer
101835_0000_01_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
3-109
Non-Confidential