Chapter 2
AMD-761™ System Controller Programmer’s Interface
117
24081D—February 2002
AMD-761™ System Controller Software/BIOS Design Guide
Preliminary Information
2.4.5
Device 1: PCI-to-PCI Bridge Configuration Registers
The registers defined in this section are required to implement
the PCI-to-PCI bridge function (device 1) in the AMD-761
system controller Northbridge. In Table 15, the column entitled
Offset consists of the register number specified in the
Configuration Address register bits [7:2] concatenated with
0b00 to form a simple 1-byte offset.
Table 15.
Device 1 Configuration Register Map
PCI-to-PCI Bridge (Device 1)
Offset
Reference
Device ID
Vendor ID
0x00
Status
Command
0x04
Class Code0x0600
Revision ID
0x08
Reserved
Header Type
Primary Latency
Timer
Reserved
0x0C
Reserved
0x10 to 0x17
SecLatency
Time
Subordinate Bus
Num
Secondary Bus
Num
Primary Bus
Num
0x18
Secondary Status
I/O Limit
I/O Base
0x1C
Memory Limit
Memory Base
0x20
Prefetchable Memory Limit
Prefetchable Memory Base
0x24
Reserved
0x28 to 0x2F
I/O Limit Upper 16 Bits
I/O Base Upper 16 Bits
0x30
Reserved
Reserved
0x34 to 0x3B
Bridge Control
Interrupt
Pin
Interrupt
Line
0x3C
Miscellaneous Device 1 Control
0x40
Reserved
0x44 to 0xFF