124
AMD-761™ System Controller Programmer’s Interface
Chapter 2
AMD-761™ System Controller Software/BIOS Design Guide
24081D—February 2002
Preliminary Information
AGP/PCI Header Type
Dev1:0x0C
Register Description
Programming Notes
31
30
29
28
27
26
25
24
Bit
Reserved
Reset
0
0
0
0
0
0
0
0
R/W
R
23
22
21
20
19
18
17
16
Bit
Header_Type
Reset
0
0
0
0
0
0
0
1
R/W
R
15
14
13
12
11
10
9
8
Bit
Pri_Lat_Timer
Reset
0
0
0
0
0
0
0
0
R/W
R/W
7
6
5
4
3
2
1
0
Bit
Reserved
Reset
0
0
0
0
0
0
0
0
R/W
R
Bit Definitions
AGP/PCI Header Type (Dev1:0x0C)
Bit
Name
Function
31–24
Reserved
Reserved
23–16
Header_Type
Header Type
Bit 23 is always 0, indicating that the AMD-761™ system controller is a single function device.
Bits 22:16 are 0x01, indicating that type 01 configuration space header format is supported
(PCI-to-PCI bridge).
15–8
Pri_Lat_Timer
Primary Latency Timer
This latency timer is not used in the AMD-761 system controller because the primary bus
of the PCI-to-PCI bridge is internal. This register is read/write to maintain compliance with
the PCI specifications.
7–0
Reserved
Reserved