System Overview
Am186™CC/CH/CU Microcontrollers User’s Manual
3-13
HOLD
—
STI
Bus-Hold Request indicates to the microcontroller that an
external bus master needs control of the local bus.
The microcontroller HOLD latency time—the time between
HOLD request and HOLD acknowledge—is a function of the
activity occurring in the processor when the HOLD request is
received. A HOLD request is second only to DRAM refresh
requests in priority of activity requests received by the processor.
This implies that if a HOLD request is received just as a DMA
transfer begins, the HOLD latency can be as great as four bus
cycles. This occurs if a DMA word transfer operation is taking
place from an odd address to an odd address. This is a total of
16 clock cycles or more if wait states are required. In addition,
if locked transfers are performed, the HOLD latency time is
increased by the length of the locked transfer. HOLD latency is
also potentially increased by DRAM refreshes.
The board designer is responsible for properly terminating the
HOLD input.
For more information, see the HLDA pin description above.
RD
—
O
Read Strobe indicates to the system that the microcontroller is
performing a memory or I/O read cycle. RD is guaranteed not to
be asserted before the address and data bus is three-stated
during the address-to-data transition. RD is three-stated with a
pullup during bus-hold or reset conditions.
S2
S1
S0
—
—
{USBXCVR}
O
Bus Cycle Status 2–0 indicate to the system the type of bus
cycle in progress. S2 can be used as a logical memory or I/O
indicator, and S1 can be used as a data transmit or receive
indicator. S2–S0 are three-stated during bus hold and three-
stated with a pullup during reset. The S2–S0 pins are encoded
as follows:
S6 —
O
Bus Cycle Status Bit 6: This signal is asserted during t
1
–t
4
to
indicate a DMA-initiated bus cycle or a refresh cycle. S6 is three-
stated during bus hold and three-stated with a pulldown during
reset.
Table 3-7
Signal Descriptions (Continued)
Signal Name
1
Multiplexed
Signal(s)
Type Description
Bus Status Pins
S2
S1
S0
Bus Cycle
0
0
0
Reserved
0
0
1
Read data from I/O
0
1
0
Write data to I/O
0
1
1
Halt
1
0
0
Instruction fetch
1
0
1
Read data from memory
1
1
0
Write data to memory
1
1
1
None (passive)
Summary of Contents for Am186 CC
Page 1: ...Am186 CC CH CU Microcontrollers User s Manual Order 21914B...
Page 4: ...iv Am186 CC CH CU Microcontrollers User s Manual...
Page 18: ...Table of Contents xviii Am186 CC CH CU Microcontrollers User s Manual...
Page 24: ...Introduction xxiv Am186 CC CH CU Microcontrollers User s Manual...
Page 40: ...Architectural Overview 1 16 Am186 CC CH CU Microcontrollers User s Manual...
Page 86: ...System Overview 3 36 Am186 CC CH CU Microcontrollers User s Manual...
Page 92: ...Emulator Support 4 6 Am186 CC CH CU Microcontrollers User s Manual...
Page 112: ...DRAM Controller 6 8 Am186 CC CH CU Microcontrollers User s Manual...
Page 134: ...Interrupts 7 22 Am186 CC CH CU Microcontrollers User s Manual...
Page 186: ...Programmable I O Signals 9 8 Am186 CC CH CU Microcontrollers User s Manual...
Page 200: ...Watchdog Timer 11 6 Am186 CC CH CU Microcontrollers User s Manual...
Page 232: ...Asynchronous Serial Ports UARTs 13 24 Am186 CC CH CU Microcontrollers User s Manual...
Page 242: ...Synchronous Serial Port SSI 14 10 Am186 CC CH CU Microcontrollers User s Manual...
Page 264: ...High Level Data Link Control HDLC 15 22 Am186 CC CH CU Microcontrollers User s Manual...
Page 332: ...Universal Serial Bus USB 18 34 Am186 CC CH CU Microcontrollers User s Manual...
Page 348: ...Register Summary A 16 Am186 CC CH CU Microcontrollers User s Manual...
Page 376: ...Index Index 18 Am186 CC CH CU Microcontrollers User s Manual...