Chapter 4: Parameter Settings
4–5
Device Identification Registers
November 2012
Altera Corporation
Arria V GZ Hard IP for PCI Express
f
For more information, refer to the
PCI-to-PCI Bridge Architecture Specification
Device Identification Registers
lists the default values of the read-only Device ID registers. You can use the
parameter editor to change the values of these registers. At run time, you can change
the values of these registers using the optional reconfiguration block signals. For more
information, refer to
“Hard IP Reconfiguration Interface” on page 6–45
Table 4–4. Base and Limit Registers
Parameter
Value
Description
Input/Output
Disable
16-bit I/O addressing
32-bit I/O addressing
Specifies the address widths for the
IO base
and
IO limit
registers.
Prefetchable memory
Disable
32-bit I/O addressing
64-bit I/O addressing
Specifies the address widths for the
Prefetchable Memory
Base
register and
Prefetchable Memory Limit
register.
Table 4–5. Device ID Registers
Register Name/
Offset Address
Range
Default
Value
Description
Vendor ID
16 bits
0x0000
Sets the read-only value of the
Vendor ID
register. This parameter can
not be set to 0xFFFF per the PCI Express Specification. Address:
.
Device ID
16 bits
0x0001
Sets the read-only value of the
Device ID
register. Address:
.
Revision ID
8 bits
0x01
Sets the read-only value of the
Revision ID
register. Address:
Class code
24 bits
0x000000
Sets the read-only value of the
Class Code
register. Address:
.
Subsystem
vendor ID
16 bits
0x0000
Sets the read-only value of the
Subsystem Vendor ID
register in the
PCI Type 0 Configuration Space. This parameter cannot be set to 0xFFFF
per the
PCI Express Base Specification 2.1
3.0
. Address:
.
Subsystem
Device ID
16 bits
0x0000
Sets the read-only value of the
Subsystem Device ID
register in the
PCI Type 0 Configuration Space. Address: