17
iDAQ-934_964 User Manual
C
ha
pte
r 3
Fu
nc
tio
n D
eta
ils
3.3.2
Buffered Analog Input Acquisition
With buffered analog input acquisition, the ADC conversion rate and the duration of
the acquisition is controlled by hardware timing signals. All conversion results are
sampled and stored in the buffer memory before sending back to the host computer
as shown in Figure 3.5.
Figure 3.5 Buffered analog input acquisition
The start and stop of the acquisition are controlled by the start trigger and stop trig
-
ger, respectively. When configuration is completed, the acquisition engine of the
iDAQ chassis is at standby state. After receiving a start trigger, acquisition becomes
active and each rising edge of the sample clock acquires one analog input sample.
The acquisition active period lasts until a stop trigger is received, which ends the
acquisition. This is shown in Figure 3.6.
Figure 3.6 Start and stop of the analog input acquisition
Summary of Contents for iDAQ-934
Page 1: ...User Manual iDAQ Chassis iDAQ 934 iDAQ 964...
Page 10: ...iDAQ 934_964 User Manual x...
Page 11: ...Chapter 1 1 Start Using iDAQ Chassis...
Page 17: ...Chapter 2 2 Installation Guide...
Page 23: ...Chapter 3 3 Function Details Interface Introduction...
Page 44: ...iDAQ 934_964 User Manual 34...
Page 45: ...Appendix A A Specifications...
Page 48: ...iDAQ 934_964 User Manual 38 A 8 Function Block iDAQ 934 iDAQ 964...
Page 49: ...Appendix B B System Dimensions...
Page 50: ...iDAQ 934_964 User Manual 40 B 1 Chassis iDAQ 934...
Page 51: ...41 iDAQ 934_964 User Manual Appendix B System Dimensions iDAQ 964...
Page 52: ...iDAQ 934_964 User Manual 42 B 2 Mounting Wall Mount for iDAQ 934...
Page 53: ...43 iDAQ 934_964 User Manual Appendix B System Dimensions...