background image

 

ACCES I/O Products, Inc. 

MADE IN THE USA 

mPCIe- and M.2-AIO16-16F Family Manual 

 

Rev B7a 

 

Base Clock: 

Reading this 32-bit register returns the speed (in Hertz) of the clock used to generate ADC Start Conversions.  Typical value is 50Million (50MHz), but for 
broadest compatibility software should always read this register during init, and always use the read value when calculating what, if any, divisors to write to the 
ADC Rate Divisor, DAC Waveform Rate Divisor, and Watchdog timeout registers. 

 

ADC Rate Divisor, 10 of 32-bit Memory BAR[1]Read/Write 32-bits only 

ADC Rate Divisor: Write a 32-bit divisor to the ADC Rate Divisor register to control the speed at which ADC Conversions occur in selected ADC Conversion Start Modes.  

ADC Rate Divisor = integer(Base Clock ÷ Target ADC Start Rate) 

Actual ADC Start Rate (Hz) = Base Clock ÷ ADC Rate Divisor 

 

In ADC Scan Start mode each timeout of the +10 divisor begins a scan of channels. In all other modes the +10 rate selects the conversion rate per-channel. 

ADC Rate Divisor #2, 14 of 64-bit Memory BAR[2+3] Read/Write 32-bits only 

ADC Rate Divisor #2: 

Write a 32-bit divisor to the ADC Rate Divisor #2 register to control the speed at which ADC Conversions occur within each scan when running in ADC 

Scan Start Modes.  

In “ADC Scan” start modes only, one Scan of ADC CH0 through the channel selec

ted in +38 INx2:0 bits occurs at the rate selected at +10.  During each Scan the first channel is 

converted immediately, and subsequent channels are acquired at the rate selected at +14. 

 

ADC Advanced Sequencer Gain Control, 18 of 32-bit Memory BAR[1]Read/Write 32-bits only 

bit  D31  D30  D29  D28  D27  D26  D25  D24  D23  D22  D21  D20  D19  D18  D17  D16  D15  D14  D13  D12  D11  D10  D9  D8  D7  D6  D5  D4  D3  D2  D1  D0 

Name  RSV  AIN 7 GAIN2:0  RSV  AIN 6 GAIN2:0  RSV  AIN 5 GAIN2:0  RSV  AIN 4 GAIN2:0  RSV  AIN 3 GAIN2:0  RSV  AIN 2 GAIN2:0  RSV  AIN 1 GAIN2:0  RSV  AIN 0 GAIN2:0 

Each nybble configures the gain of the corresponding Analog Input channel ONLY when the ADC is running in Advanced Sequenced mode. 

Table 1 - Gain Codes 

GAIN2:0 

“gain code”

 

D2  D1  D0  Range  

Volts 

per pin

1

 

Range 
V p-p, MAX

1

 

µV

/

Count

 

Differential rejection 

Notes 

±12 

49.15 

750 

 

The voltage range is shown as recommended max voltage per input 
pin. 
 
The recommendation is slightly narrower than max to allow 
calibration. 
 
The voltages that can be 

measured,

 between the + input and the 

 or 

COMMON inputs, are double: the ±12V range will return voltages 
b24V and -

24V, or “48V p

-

p”.

 

±5 

20.48 

312.5 

±5.12 

±2.5 

10.24 

156.3 

±7.68 

±1.25 

5.12 

75.13 

±8.96 

±0.625 

2.56 

39.06 

±9.60 

±0.3125 

1.28 

19.53 

±9.92 

±10 

40.96 

625 

 

Gain code 6 (110) is reserved and will result in undefined behavior 
Note 1: ApV to IN+ and -V to IN- (or ADC COMMON) results in 2×V span; reversing the voltage polarity results in another 2×V span, for a total Peak-to-Peak measurement 

capability of 4×V p-p 

 

ADC Advanced Sequencer Gain Control #2, 1C of 32-bit Memory BAR[1]Read/Write 32-bits only 

bit  D31  D30  D29  D28  D27  D26  D25  D24  D23  D22  D21  D20  D19  D18  D17  D16  D15  D14  D13  D12  D11  D10  D9  D8  D7  D6  D5  D4  D3  D2  D1  D0 

Name  RSV  AIN 15 GAIN2:0  RSV  AIN 14 GAIN2:0  RSV  AIN 13 GAIN2:0  RSV  AIN 12 GAIN2:0  RSV  AIN 11 GAIN2:0  RSV  AIN 10 GAIN2:0  RSV  AIN 9 GAIN2:0  RSV  AIN 8 GAIN2:0 

Each nybble configures the gain of the corresponding Analog Input channel ONLY when the ADC is running in Advanced Sequenced mode. 

 

Summary of Contents for M.2-AIO16-16F Series

Page 1: ...800 326 1649 http accesio com mPCIe AIO16 16F http accesio com M 2 AIO16 16F San Diego CA 92121 1506 USA sales accesio com MADE IN THE USA 16 ANALOG INPUT 4 ANALOG OUTPUT 2 DIGITAL I O FOR M 2 AND PC...

Page 2: ...o 10V 2 5V 5V 10V Outputs Drive 10mA Guaranteed FDS models support Waveform playback on 1 2 3 or 4 DACs simultaneously at up to 1MHz aggregate Onboard Watchdog with status output RoHS compliant standa...

Page 3: ...ilar devices where physical dimension is often the paramount design constraint In Data Acquisition and Control applications low weight and vibration tolerance tend to be of more concern CHAPTER 6 I O...

Page 4: ...r at CH0 1 0 Advanced Sequence Acquires Channel 0 using the gain selected via 18 bits 2 0 Conversion starts will automatically cycle through the channels from CH0 through INx2 0 and each channel is ac...

Page 5: ...control bit and status 4 RW DAC Control Status DAC LTC2664 Command Register bits and DAC status bits 8 W DAC Waveform Divisor DAC Waveform Points second divisor Base Clock DAC Waveform Rate this regi...

Page 6: ...will reset the Analog Input circuits to their power on reset state see each ADC Register for more details RST BOARD Writing a 1 will reset the entire device to its power on reset state All RST bits ar...

Page 7: ...e 32 bits only bit D31 D30 D29 D28 D27 D26 D25 D24 D23 D22 D21 D20 D19 D18 D17 D16 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 Name RSV AIN 7 GAIN2 0 RSV AIN 6 GAIN2 0 RSV AIN 5 GAIN2 0 RSV...

Page 8: ...USED 0 VALID RSV DIO1 DIO0 RSV RSV TEMP MUX SEQ Channel2 0 Diff Gain2 0 ADC Counts Two s complement ADC FIFO Data Read the RAW format ADC Conversion results in twos complement 16 bit form and the asso...

Page 9: ...differential mode is set and each conversion will be the measurement between the IN and IN pins Gain2 0 If BASIC or non sequenced mode is configured via the SEQ1 0 bits then Gain2 0 selects the gain t...

Page 10: ...te 32 bits only bit D31 through D2 D1 D0 Name UNUSED DIO1 DIO0 Read DIO Data to read the digital input pins or to readback the last commanded digital output state Write to DIO Data to configure the di...

Page 11: ...bits only DAC Waveform FIFO Write DAC commands to load the DAC Waveform FIFO Generally 0x000nCCCC where n is the DAC and CCCC is the counts Read returns the number of control values currently in the F...

Page 12: ...can see an additional 7 s per transaction a modern computer might see 3 s or less Any transaction from the kernel itself however avoids this additional overhead Real time operating systems will enable...

Page 13: ...ng Female D Sub Miniature 37 pin Model Options T Extended Temperature Operation 40 to 85 C I ID 4 20mA inputs Singled ended Differential PD Pull downs on digital bits Sxx Special configurations 10 50m...

Page 14: ...package All units components should be properly packed for handling and returned with freight prepaid to the ACCES designated Service Center and will be returned to the customer s user s site freight...

Reviews: