
A96G140/A96G148/A96A148 User’s manual
11. Watch timer
93
WTCR (Watch Timer Control Register): 96H
7
6
5
4
3
2
1
0
WTEN
–
–
WTIFR
WTIN1
WTIN0
WTCK1
WTCK0
R/W
–
–
R/W
R/W
R/W
R/W
R/W
Initial value: 00H
WTEN
Control Watch Timer
0
Disable
1
Enable
WTIFR
When WT Interrupt occurs, this bit becomes
‘1’. For clearing bit, write
‘0’ to this bit or automatically clear by INT_ACK signal. Writing “1” has
no effect.
0
WT Interrupt no generation
1
WT Interrupt generation
WTIN[1:0]
Determine interrupt interval
WTIN1
WTIN0
Description
0
0
f
WCK
/2^7
0
1
f
WCK
/2^13
1
0
f
WCK
/2^14
1
1
f
WCK
/(2^14 x (7bit WTDR Value+1))
WTCK[1:0]
Determine Source Clock
WTCK1
WTCK0
Description
0
0
f
SUB
0
1
f
X
/256
1
0
f
X
/128
1
1
f
X
/64
NOTES:
1.
f
X
– System clock frequency (Where fx= 4.19MHz)
2.
f
SUB
– Sub clock oscillator frequency (32.768kHz)
3.
f
WCK
– Selected Watch timer clock