N e t w o r k Ap p l i a n c e
F W S - 7 1 5 0
Appendix A Programming the Watchdog Timer
A-4
Bit Description
7-2 Reserved
1
Returns to the Wait for Key state. This bit is used when the
configuration sequence is completed.
0
Resets all logical devices and restores configuration registers
to their power-on states.
WatchDog Timer Control Register (Index=71h, Default=00h)
Bit Description
7
WDT is reset upon a CIR interrupt
6
WDT is reset upon a KBC (Mouse) interrupt
5
WDT is reset upon a KBC (Keyboard) interrupt
4
WDT is reset upon a read or a write to the Game port base
address
3-2 Reserved
1
Force Time-out. This bit is self-clearing
0 WDT
status
1: WDT value reaches 0
0: WDT value is not 0
WatchDog Timer Configuration Register (Index=72h,
Default=00h)
Bit Description
7
WDT Time-out value select
1:
Second
0:
Minute
6
WDT output through KRST (pulse) enable
5
WDT Time-out value Extra select
1: 4s.
0: Determine by WDT Time-out value select (bit7 of this
register)
4
WDT output through PWROK1/PWROK2 (pulse) enable
3
Select the interrupt level
note
for WDT
Summary of Contents for FWS-7150
Page 17: ...Network Appliance F W S 7 1 5 0 Chapter 2 Quick Installation Guide 2 4...
Page 19: ...Network Appliance F W S 7 1 5 0 Chapter 2 Quick Installation Guide 2 6 Solder Side...
Page 30: ...Network Appliance F W S 7 1 5 0 Chapter 3 Award BIOS Setup 3 1 Chapter Award 3 BIOS Setup...
Page 47: ...Network Appliance F W S 7 1 5 0 Appendix B I O Information B 1 I O Information Appendix B...
Page 48: ...Network Appliance F W S 7 1 5 0 Appendix B I O Information B 2 B 1 I O Address Map...
Page 49: ...Network Appliance F W S 7 1 5 0 Appendix B I O Information B 3 B 2 Memory Address Map...