ZCU104 Board User Guide
75
UG1267 (v1.1) October 9, 2018
Chapter 3:
Board Component Descriptions
Bank 505 DP (DisplayPort) lanes 0 and 1 TX support the 2-channel source only PS-side
DisplayPort circuitry described in
Bank 505 USB0 lane 2 supports the USB3.0 interface described in
.
Bank 505 SATA1 lane 3 supports the M.2 SATA connector U170 as shown in
.
Bank 505 reference clocks are connected to the U182 8T49N287 clock generator as
described in
.
Bank 505 connections are shown in
Table 3-28:
PS-GTR Bank 505 Interface Connections
XCZU7EV
(U1) Pin XCZU7EV Pin Name
Schematic Net Name
Connected To
Pin No.
Pin Name
Device
U29
PS_MGTRTXP0
GT0_DP_TX_P
4
ML_LANE1_P
DisplayPort
connector P11
U30
PS_MGTRTXN0
GT0_DP_TX_N
6
ML_LANE1_N
R29
PS_MGTRTXP1
GT1_DP_TX_P
1
ML_LANE0_P
R30
PS_MGTRTXN1
GT1_DP_TX_N
3
ML_LANE0_N
U33
PS_MGTRRXP0
NC
NA
NA
NA
U34
PS_MGTRRXN0
NC
NA
NA
T31
PS_MGTRRXP1
NC
NA
NA
T32
PS_MGTRRXN1
NC
NA
NA
P31
PS_MGTRTXP2
GT2_USB0_TX_P
9
SSTXP
USB J96
P32
PS_MGTRTXN2
GT2_USB0_TX_N
8
SSTXN
R33
PS_MGTRRXP2
GT2_USB0_RX_P
6
SSRXP
R34
PS_MGTRRXN2
GT2_USB0_RX_N
5
SSRXN
N29
PS_MGTRTXP3
GT3_SATA1_TX_P
2
SATA_A_P
M.2 U170
N30
PS_MGTRTXN3
GT3_SATA1_TX_N
3
SATA_A_N
N33
PS_MGTRRXP3
GT3_SATA1_RX_P
6
SATA_B_P
N34
PS_MGTRRXN3
GT3_SATA1_RX_N
5
SATA_B_N
T27
PS_MGTREFCLK0P
NC
NA
NA
NA
T28
PS_MGTREFCLK0N
NC
NA
NA