March 2002 Release
539
Virtex-II Pro™ Platform FPGA Documentation
1-800-255-7778
R
The DBCR0 is a privileged SPR with an address of 1010 (0x3F2) and is read
and written using the
mfspr
and
mtspr
instructions.
Debug-control register 1 (DBCR1) is used to enable the parameters governing
the various data address-compare and data value-compare debug events.
shows the format of the DBCR1 register. The fields in the DBCR1
are defined as shown in
10
IA12
Instruction-Address Range-Compare 1-2
0—Disabled
1—Enabled
Instruction address-compare registers IAC1 and
IAC2 specify an address range used by either the
IAC1 or IAC2 debug events. If address-range
comparison is disabled, exact-address comparison is
enabled.
11
IA12X
IA12 Range-Compare Exclusive
0—Inclusive
1—Exclusive
Specifies whether the 1A12 address range (enabled
by bit 10) is an inclusive range or an exclusive range.
12
IA3
Instruction Address-Compare 3 Debug Event
0—Disabled
1—Enabled
Specifies whether or not the instruction address-
compare 3 (IAC3) debug event is enabled.
13
IA4
Instruction Address-Compare 4 Debug Event
0—Disabled
1—Enabled
Specifies whether or not the instruction address-
compare 4 (IAC4) debug event is enabled.
14
IA34
Instruction-Address Range-Compare 3-4
0—Disabled
1—Enabled
Instruction address-compare registers IAC3 and
IAC4 specify an address range used by either the
IAC3 or IAC4 debug events. If address-range
comparison is disabled, exact-address comparison is
enabled.
15
IA34X
IA34 Range-Compare Exclusive
0—Inclusive
1—Exclusive
Specifies whether the 1A34 address range (enabled
by bit 14) is an inclusive range or an exclusive range.
16
IA12T
IA12 Range-Compare Toggle
0—No toggle
1—Toggle.
Toggles the value of the 1A12X bit ( bit 11) from 1 to
0 or 0 to 1 when a debug event caused by a IA12
range comparison (bit 10) occurs.
17
IA34T
IA34 Range-Compare Toggle
0—No toggle
1—Toggle.
Toggles the value of the 1A34X bit ( bit 15) from 1 to
0 or 0 to 1 when a debug event caused by a IA34
range comparison (bit 14) occurs.
18:30
Reserved
31
FT
Freeze Timers on Debug Event
0—Do not freeze
1—Freeze
Specifies whether the timers are frozen when a
debug event occurs.
Table 9-1:
Debug-Control Register 0 (DBCR0) Field Definitions
(Continued)
Bit
Name
Function
Description
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16
19 20
23
24
31
D1R D2R D1W
D2W
D1S
D2S
DA12 DA12X
DV1M
DV2M
DV1BE
DV2BE
Figure 9-2:
Debug-Control Register 1 (DBCR1)
Содержание Virtex-II Pro PPC405
Страница 1: ...R Volume 2 a PPC405 User Manual Virtex II Pro Platform FPGA Developer s Kit March 2002 Release...
Страница 14: ...322 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation Preface R...
Страница 252: ...560 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 260: ...568 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...
Страница 562: ...870 www xilinx com March 2002 Release 1 800 255 7778 Virtex II Pro Platform FPGA Documentation R...