
210
Virtex-5 FPGA User Guide
UG190 (v5.0) June 19, 2009
Chapter 5:
Configurable Logic Blocks (CLBs)
Slice Carry-Chain Timing Model and Parameters
illustrates a carry chain in a Virtex-5 FPGA slice. Some elements of
the slice have been omitted for clarity. Only the elements relevant to the timing paths
described in this section are shown.
Slice Carry-Chain Timing Parameters
shows the slice carry-chain timing parameters for a majority of the paths in
Slice Carry-Chain Timing Characteristics
illustrates the timing characteristics of a slice carry chain implemented in a
Virtex-5 FPGA slice.
Table 5-10:
Slice Carry-Chain Timing Parameters
Parameter
Function
Description
Sequential Delays for Slice LUT Configured as Carry Chain
T
AXCY
/T
BXCY
/T
CXCY
/T
DXCY
AX/BX/CX/DX input to
COUT output
Propagation delay from the AX/BX/CX/DX
inputs of the slice to the COUT output of the
slice.
T
BYP
CIN input to COUT output
Propagation delay from the CIN input of the
slice to the COUT output of the slice.
T
OPCYA
/T
OPCYB
/T
OPCYC
/T
OPCYD
A/B/C/D input to COUT
output
Propagation delay from the A/B/C/D inputs of
the slice to the COUT output of the slice.
T
CINA
/T
CINB
/T
CINC
/T
CIND
A/B/C/D input to
AMUX/BMUX/CMUX/DMU
X output
Propagation delay from the A/B/C/D inputs of
the slice to AMUX/BMUX/CMUX/DMUX
output of the slice using XOR (sum).
Setup and Hold Times for a Slice LUT Configured as a Carry Chain
(1)
T
CINCK
/T
CKCIN
CIN Data inputs
Time before the CLK that data from the CIN
input of the slice must be stable at the D input of
the slice sequential elements (configured as a
flip-flop).
Notes:
1. T
XXCK
= Setup Time (before clock edge), and T
CKXX
= Hold Time (after clock edge).
X-Ref Target - Figure 5-31
Figure 5-31:
Slice Carry-Chain Timing Characteristics
ug190_5_31_050506
T
CINCK
1
2
3
CLK
C
IN
(DATA)
SR (RESET)
AQ/BQ/CQ/DQ
(OUT)
T
CKO
T
SRCK
T
CKO
Содержание Virtex-5 FPGA ML561
Страница 1: ...Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 8: ...Virtex 5 FPGA User Guide www xilinx com UG190 v5 0 June 19 2009 ...
Страница 20: ...20 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 ...
Страница 24: ...24 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Preface About This Guide ...
Страница 172: ...172 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 4 Block RAM ...
Страница 316: ...316 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 6 SelectIO Resources ...
Страница 352: ...352 www xilinx com Virtex 5 FPGA User Guide UG190 v5 0 June 19 2009 Chapter 7 SelectIO Logic Resources ...