ML42
x
User Guide
17
UG087 (v1.3) May 30, 2008
Detailed Description
R
9. User DIP Switches (Active-High)
There are 20 active-High DIP switches, as shown in
connected to user I/O pins on the FPGA. These pins can be used to set control pins or any
other purpose the user designates.
DS17
N4
AH7
AU7
DS18
M4
AH8
AU8
DS19
AB9
AJ15
AH12
DS20
P3
AK9
AR9
Table 10:
User LED, Row 2 (Bottom)
Label
Pin
ML421
ML423
ML424
DS31
V4
AH9
AK9
DS29
U4
AJ9
AL9
DS28
T3
AD9
AN9
DS32
T4
AD10
AP9
DS33
V8
AF13
AK14
DS34
R5
AM7
AR8
DS35
P5
AM8
AT8
DS8
AC3
AK11
AU11
DS9
AC4
AJ11
AT11
DS10
AC8
AK16
AK12
Table 9:
User LED, Row 1 (Top)
(Continued)
Label
Pin
ML421
ML423
ML424
Table 11:
User DIP Switches, Row 1 (Top)
SW5
Pin
ML421
ML423
ML424
1
L3
AJ7
AP7
2
AB6
AH15
AJ12
3
AB4
AE11
AP15
4
AB5
AD11
AN15
www.BDTIC.com/XILINX