
VCU1525 Acceleration Platform User Guide
47
UG1268 (v1.0) November 13, 2017
Appendix A
Master Constraints File Listing
Overview
The master Xilinx® design constraints (XDC) file template for the VCU1525 board provides
for designs targeting the VCU1525 reconfigurable acceleration platform. Net names in the
constraints listed correlate with net names on the latest VCU1525 board schematic. You
must identify the appropriate pins and replace the net names with net names in the user
RTL. See the
Vivado Design Suite User Guide: Using Constraints
(UG903)
for more
information.
For detailed I/O standards information required for a particular interface, see the constraint
files generated by tools such as the memory interface generator (MIG) and the base system
builder (BSB).
# CLOCKS
# SYSCLK
set_property PACKAGE_PIN AY38 [get_ports SYSCLK0_300_N];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK0_300_N];
set_property PACKAGE_PIN AY37 [get_ports SYSCLK0_300_P];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK0_300_P];
set_property PACKAGE_PIN AW19 [get_ports SYSCLK1_300_N];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK1_300_N];
set_property PACKAGE_PIN AW20 [get_ports SYSCLK1_300_P];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK1_300_P];
set_property PACKAGE_PIN E32 [get_ports SYSCLK2_300_N];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK2_300_N];
set_property PACKAGE_PIN F32 [get_ports SYSCLK2_300_P];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK2_300_P];
set_property PACKAGE_PIN H16 [get_ports SYSCLK3_300_N];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK3_300_N];
set_property PACKAGE_PIN J16 [get_ports SYSCLK3_300_P];
set_property IOSTANDARD DIFF_SSTL12 [get_ports SYSCLK3_300_P];
# USER_SI570_CLOCK
set_property PACKAGE_PIN AV19 [get_ports USER_SI570_CLOCK_N];
set_property IOSTANDARD LVDS [get_ports USER_SI570_CLOCK_N];
set_property PACKAGE_PIN AU19 [get_ports USER_SI570_CLOCK_P];
set_property IOSTANDARD LVDS [get_ports USER_SI570_CLOCK_P];
# EMMCLK
set_property PACKAGE_PIN AK13 [get_ports FPGA_CCLK];
set_property IOSTANDARD LVCMOS18 [get_ports FPGA_CCLK];