![Xilinx VCU110 Скачать руководство пользователя страница 41](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138041.webp)
VCU110 Evaluation Board
41
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
Programmable User Clock
[
, callout 11]
The VCU110 evaluation board has a SI570 programmable low-jitter LVDS differential
oscillator (U32). The U32 output drives clock pair USER_SI570_CLOCK_P and
USER_SI570_CLOCK_N, connected to XCVU190 FPGA U1 HR Bank 65 GC pins AY20 and
BA20, respectively.
On power-up, the U32 SI570 user clock defaults to an output frequency of 156.250 MHz.
User applications can change the output frequency within the range of 10 MHz to 810 MHz
through an I2C interface. Power cycling the VCU110 evaluation board resets the user clock
to the default frequency of 156.250 MHz.
• Programmable oscillator: Silicon Labs Si570BAB0000544DG (10 MHz-810 MHz)
• Frequency jitter: 50 ppm
• LVDS differential output
The programmable clock circuit is shown in
.
X-Ref Target - Figure 1-9
Figure 1-9:
User Clock
GND
GND
1
C324
2
0.01 uF
25V
USER_SI570_CLOCK_SDA
USER_SI570_CLOCK_SCL
NC
USER_SI570_CLOCK_P
U32
8
6
5
4
7
3
2
1
NC
OE
GND
SDA
OUT
OUT_B
VDD
SCL
Si570BAB0000544DG
50 ppm
UTIL_3V3
UTIL_3V3
1%
4.70K
R77
1
2
USER_SI570_CLOCK_N
X7R
1/16W
;