![Xilinx VCU110 Скачать руководство пользователя страница 104](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138104.webp)
VCU110 Evaluation Board
104
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
Interlaken Connector
[
, callout 42]
The VCU110 board provides an FCI Interlaken connector at J121. Five FPGA U1 GTY Quads
(129-133) implement twenty transmit/receive differential pair channels. The Interlaken
connector DATA, CLK and SYNC control signals are connected to FPGA U1 Bank 65.
The Interlaken J121 to FPGA U1 connections are detailed in
Table 1-54:
VCU110 Interlaken Connector J121 Connections
Interlaken
J121 Pin
Name
Interlaken
J121 Pin
Number
Schematic Net Name
FPGA
(U1) Pin
FPGA (U1) Pin
Name
FPGA U1 Bank
TX0_P
A2
ILKN_TX0_P
R40
MGTYTXP0_129
GTY Quad 129
TX0_N
A3
ILKN_TX0_N
R41
MGTYTXN0_129
RX0_P
B2
ILKN_RX0_C_P
R45
MGTYRXP0_129
RX0_N
B3
ILKN_RX0_C_N
R46
MGTYRXN0_129
TX1_P
C2
ILKN_TX1_P
P38
MGTYTXP1_129
TX1_N
C3
ILKN_TX1_N
P39
MGTYTXN1_129
RX1_P
D2
ILKN_RX1_C_P
P43
MGTYRXP1_129
RX1_N
D3
ILKN_RX1_C_N
P44
MGTYRXN1_129
TX2_P
A5
ILKN_TX2_P
N40
MGTYTXP2_129
TX2_N
A6
ILKN_TX2_N
N41
MGTYTXN2_129
RX2_P
B5
ILKN_RX2_C_P
N45
MGTYRXP2_129
RX2_N
B6
ILKN_RX2_C_N
N46
MGTYRXN2_129
TX3_P
C5
ILKN_TX3_P
M38
MGTYTXP3_129
TX3_N
C6
ILKN_TX3_N
M39
MGTYTXN3_129
RX3_P
D5
ILKN_RX3_C_P
M43
MGTYRXP3_129
RX3_N
D6
ILKN_RX3_C_N
M44
MGTYRXN3_129