![Xilinx VCU110 Скачать руководство пользователя страница 28](http://html1.mh-extra.com/html/xilinx/vcu110/vcu110_user-manual_3395138028.webp)
VCU110 Evaluation Board
28
UG1073 (v1.2) March 26, 2016
Chapter 1:
VCU110 Evaluation Board Features
GTH
Quad
231
MGTHTXP0_231
G7
HMC_L0TX_4_P
L30
L0RXP_8
HMC
U160
MGTHTXN0_231
G6
HMC_L0TX_4_N
L29
L0RXN_8
MGTHRXP0_231
G2
HMC_L0RX_4_C_P
K27
L0TXP_8
MGTHRXN0_231
G1
HMC_L0RX_4_C_N
K26
L0TXN_8
MGTHTXP1_231
F9
HMC_L0TX_11_P
M28
L0RXP_9
MGTHTXN1_231
F8
HMC_L0TX_11_N
M27
L0RXN_9
MGTHRXP1_231
F4
HMC_L0RX_11_C_P
L26
L0TXP_9
MGTHRXN1_231
F3
HMC_L0RX_11_C_N
L25
L0TXN_9
MGTHTXP2_231
G11
HMC_L0TX_6_P
C30
L0RXP_10
MGTHTXN2_231
G10
HMC_L0TX_6_N
C29
L0RXN_10
MGTHRXP2_231
G16
HMC_L0RX_6_C_P
G22
L0TXP_10
MGTHRXN2_231
G15
HMC_L0RX_6_C_N
G21
L0TXN_10
MGTHTXP3_231
F13
HMC_L0TX_2_P
D29
L0RXP_11
MGTHTXN3_231
F12
HMC_L0TX_2_N
D28
L0RXN_11
MGTHRXP3_231
E16
HMC_L0RX_2_C_P
C26
L0TXP_11
MGTHRXN3_231
E15
HMC_L0RX_2_C_N
C25
L0TXN_11
MGTREFCLK0P_231
N11
NA
NA
NA
NA
MGTREFCLK0N_231
N10
NA
NA
NA
MGTREFCLK1P_231
M13
NA
NA
NA
MGTREFCLK1N_231
M12
NA
NA
NA
Table 1-8:
HMC Memory U160 L0 I/F to FPGA U1 GTH Quads 229-232
(Cont’d)
MGT
Bank
FPGA (U1) Pin Name
FPGA
(U1)
Pin
Schematic Net Name
(1)
Connected
Pin Number
Connected Pin
Name
Connected
Device