![Xilinx ML630 Скачать руководство пользователя страница 9](http://html1.mh-extra.com/html/xilinx/ml630/ml630_user-manual_887217009.webp)
8
www.xilinx.com
ML630 Board User Guide
UG828 (v1.0) September 28, 2011
Chapter 1:
ML630 Board Features and Operation
Detailed Description
Note:
This section of the user guide is intended to be read in conjunction with reference to the
ML630 (pdf) Schematic 0381388. The ML630 board hosts a complicated clocking system and
intricate FPGA-to-FPGA and Interlaken connector connectivity which the schematic helps clarify.
Please refer to the schematic pages associated with the circuitry described in each section of this
detailed description.
Figure 1-2
shows the ML630 board described in this user guide. Each numbered feature
that is referenced in
Figure 1-2
is described in the sections that follow.
Note:
The image in
Figure 1-2
is for reference only and might not reflect the current revision of the
board.
X-Ref Target - Figure 1-1
Figure 1-1:
ML630 Board Block Diagram
UG
8
2
8
_c1_01_091211
He
a
der
Recept
a
cle
Recept
a
cle
U
S
B
S
y
s
temACE
10 Pin De
bu
g Port
S
i570
S
i570
10 Pin De
bu
g Port
4*I2C
Progr
a
mm
ab
le
O
s
cill
a
tor
s
8
in/16 Diff O
u
t
Cro
ss
point
S
witch
To
GTX/GTH
HX565T
FF1924
HX565T
FF1924
FMC (HPC)
FMC (HPC)
He
a
der
He
a
der
Recept
a
cle
1x100 CFP
10x10
S
FP+
12-port
S
MA
10xXFI
2x40GE
OTU4
MLD
S
FI 4.2
S
FI-
S
1x100 CFP
10x10
S
FP+
12-port
S
MA
10xXFI
2x40GE
OTU4
MLD
S
FI 4.2
S
FI-
S
Recept
a
cle
He
a
der
2xGTX Clk
2 x GTX Clk
12x6.25G(Rx)
12x6.25G(Tx)
12x6.25G(Tx)
12x6.25G(Tx)
12x6.25G(Rx)
12x6.25G(Rx)
12x11.1
8
G(Rx)
24x6.25
12x11.1
8
G(Tx)
12 x 11.1
8
G(Rx)
S
electIO
s
x10
S
electIO
s
12xGTX
12 x 11.1
8
G(Tx)
10xGTX
10 x GTX
4 Diff Clk
s
4 Diff Clk
s
8
0 Diff P
a
ir
s
8
0 Diff P
a
ir
s