ML605 Hardware User Guide
www.xilinx.com
43
UG534
(v1.2.1) January 21, 2010
Detailed Description
X-Ref Target - Figure 1-14
Figure 1-14:
IIC Bus Topology
U1
J6
3
P
3
U
3
8
BANK
3
4
IIC_
S
DA_MAIN_L
S
IIC_
S
CL_MAIN_L
S
IIC_
S
DA_
S
FP
IIC_
S
CL_
S
FP
IIC_
S
DA_DVI
IIC_
S
CL_DVI
FMC_LPC_IIC_
S
DA_L
S
FMC_LPC_IIC_
S
CL_L
S
FMC_LPC_IIC_
S
CL
U6
J64
J1
FMC_LPC_IIC_
S
DA
IIC_CLK_DVI_F
IIC_
S
CL_MAIN
S
T MICRO
M24C08-WDW6TP
FMC HPC
COLUMN C
2 K
b
EEPROM on
a
ny FMC LPC
Mezz
a
nine C
a
rd
DDR
3
S
ODIMM
S
OCKET
P4
S
FP MODULE
CONNECTOR
IIC_
S
DA_MAIN
S
FP_MOD_DEF2
S
FP_MOD_DEF1
IIC_
S
DA_DVI_F
BANK 1
3
BANK
3
4
BANK
33
FPGA IIC
INTERF
A
C
E
FMC LPC
COLUMN C
2 K
b
EEPROM on
a
ny FMC LPC
Mezz
a
nine C
a
rd
Addr:
0b1010001
Addr:
0b1010000
Addr:
0b1110110
Addr:
0b1010100
thro
u
gh
0b1010111
Addr:
0b1010000
Addr:
0b1010000
Addr:
0b1010011
2 K
b
EEPROM
Addr:
0b0011011
Temper
a
t
u
re
S
en
s
or
DVI CONN
DVI CODEC
CHRONTEL
CH7
3
0C-TF
LEVEL
S
HIFTER
UG5
3
4_14_092109
LEVEL
S
HIFTER
LEVEL
S
HIFTER
LEVEL
S
HIFTER