![Xilinx LogiCore LogiCore PCI v3.0 Скачать руководство пользователя страница 47](http://html1.mh-extra.com/html/xilinx/logicore-logicore-pci-v3-0/logicore-logicore-pci-v3-0_getting-started-manual_3395429047.webp)
PCI v3.0.151 Getting Started Guide
www.xilinx.com
47
UG157 August 31, 2005
Synplicity Synplify
R
13. On the Device tab, set the Technology, Part, Speed, and Package options to reflect the
targeted device (a V300BG432-6 in this example). Be sure that Disable I/O Insertion is
deselected.
14. On the Options/Constraints tab, deselect Symbolic FSM Compiler (but leave Resource
Sharing selected) and set the Frequency to 66 MHz.
15. On the Implementation Results tab, deselect Write Vendor Constraint File.
16. Click OK to return to the main project window.
17. From the main project window, click Run.
Synplify synthesizes the design and writes out an optimized EDIF file. In the lower-
right corner of the window, the various stages or synthesis, such as Compiling or
Mapping, are displayed. When the process is complete,
Done
is displayed. Note that
Synplify may issue a number of warnings (are expected) about instantiated I/O cells
and attributes used for other synthesis tools.
Figure 5-11:
Options for Implementation: Device
Содержание LogiCore LogiCore PCI v3.0
Страница 1: ...R LogiCORE PCI v3 0 Getting Started Guide UG157 August 31 2005 v3 0 151...
Страница 4: ...PCI v3 0 151 Getting Started Guide www xilinx com UG157 August 31 2005...
Страница 10: ...10 www xilinx com PCI v3 0 151 Getting Started Guide UG157 August 31 2005 Preface About This Guide R...
Страница 58: ...58 www xilinx com PCI v3 0 151 Getting Started Guide UG157 August 31 2005 Chapter 7 Timing Simulation R...