W632GU6NB
Publication Release Date: Aug. 20, 2018
Revision: A01
- 85 -
Table 10
– Latencies and timing parameters relevant for Dynamic ODT
Name and Description
Abbr.
Defined from
Defined to
Definition for all DDR3L
speed bins
Unit
ODT turn-on Latency
ODTLon
Registering external
ODT signal high
Turning termination on
ODTLon = WL - 2
t
CK
ODT turn-off Latency
ODTLoff
Registering external
ODT signal low
Turning termination off
ODTLoff = WL - 2
t
CK
ODT Latency for changing
from Rtt_Nom to Rtt_WR
ODTLcnw
Registering external
write command
Change R
TT
strength from
Rtt_Nom to Rtt_WR
ODTLcnw = WL - 2
t
CK
ODT Latency for change from
Rtt_WR to Rtt_Nom (BL = 4)
ODTLcwn4
Registering external
write command
Change R
TT
strength from
Rtt_WR to Rtt_Nom
ODTLcwn4 = 4 + ODTLoff
t
CK
ODT Latency for change from
Rtt_WR to Rtt_Nom (BL = 8)
ODTLcwn8
Registering external
write command
Change R
TT
strength from
Rtt_WR to Rtt_Nom
ODTLcwn8 = 6 + ODTLoff
t
CK
(avg)
Minimum ODT high time after
ODT assertion
ODTH4
Registering ODT
high
ODT registered low
ODTH4 = 4
t
CK
(avg)
Minimum ODT high time after
Write (BL = 4)
ODTH4
Registering Write
with ODT high
ODT registered low
ODTH4 = 4
t
CK
(avg)
Minimum ODT high time after
Write (BL =8)
ODTH8
Registering Write
with ODT high
ODT registered low
ODTH4 = 6
t
CK
(avg)
R
TT
change skew
t
ADC
ODTLcnw
ODTLcwn
R
TT
valid
t
ADC
(min) = 0.3 * t
CK
(avg)
t
ADC
(max) = 0.7 * t
CK
(avg)
t
CK
(avg)
Note:
t
AOF
nom and t
ADC
nom are 0.5 t
CK
(effectively adding half a clock cycle to ODTLoff, ODTcnw and ODTLcwn)
8.19.3.2 ODT Timing Diagrams
The following pages provide exemplary timing diagrams as described in Table 11:
Table 11
– Timing Diagrams for “Dynamic ODT”
Figure and Page
Description
Figure 77 on page 86
Figure 77, Dynamic ODT: Behavior with ODT being asserted before and after the write
Figure 78 on page 87
Figure 78, Dynamic ODT: Behavior without write command, AL = 0, CWL = 5
Figure 79 on page 87
Figure 79, Dynamic ODT: Behavior with ODT pin being asserted together with write command for duration of
6 clock cycles
Figure 80 on page 88
Figure 80, Dynamic ODT: Behavior with ODT pin being asserted together with write command for duration of
6 clock cycles, example for BC4 (via MRS or OTF), AL = 0, CWL = 5
Figure 81 on page 88
Figure 81, Dynamic ODT: Behavior with ODT pin being asserted together with write command for duration of
4 clock cycles