![versa 2000 RT1 Скачать руководство пользователя страница 25](http://html1.mh-extra.com/html/versa/2000-rt1/2000-rt1_service-and-reference-manual_1006646025.webp)
The BIOS often changes after the product release to provide enhanced features or bug
fixes. To acquire the latest BIOS release, the ROM is flashed electronically allowing the
BIOS update to occur without removing the ROM. See Section 2, Setup and Operation, for
BIOS upgrade procedures.
Peripheral Controller
The PT86C718
chip controls the Peripheral Controller, IDE Interface, and Interrupt
Multiplexer. The chip integrates performance and power-saving features while providing
the following:
!"
8-level 64-bit write buffer to VL bus
!"
interrupt multiplexing logic
!"
reset logic.
VGA Controller
The video architecture is maintained using the C&T65545B1-5 Controller and support
logic. The controller supports video standards including EGA and CGA.
This powerful circuitry provides the following features for the system via the controller and
LCD:
!"
1-MB VRAM
!"
true-color and high-color display capability with 640 x 480 resolution
!"
supports external CRT resolutions up to 1024 x 768
!"
hardware windows acceleration
!"
bit boundary block transfer
!"
simultaneous LCD/CRT display in 640 x 480 VGA display mode
!"
optional frame memory
!"
high resolution graphics support.
Video Controller Architecture
The video controller architecture is broken down into several modules. The five significant
modules include the sequencer, CRT controller, graphics controller, attribute controller and
dithering engine.
For example, the sequencer manages CPU and display memory timing. The CRT controller
controls sync and timing signals. The graphics controller permits the flow of
communication between the CPU data bus and the 32-bit internal data bus. The attribute
controller produces a 4-bit wide video data stream that refreshes the display.
SOLD BY laptopia2005 DO NOT RESELL!!
SOLD BY laptopia2005 DO NOT RESELL!!