TXZ Family
Serial Peripheral Interface
2019-02-28
27 / 67
Rev. 3.0
Table 3.1 Example of f
clk
/
Φ
T0/
ΦTx
/ transfer clock and usability
Condition:
[TSPIxCR2]
<RXDLY>=1,
f
clk
/transfer clock
≥
4,
transfer clock
=
ΦTx/2 product transfer clock
≤
20MHz
f
clk
(MHz)
ΦT0(MHz)
ΦTx(MHz)
transfer clock
TSPIxSCK(MHz)
Usability
160
160
80
40
-
160
160
40
20
160
80
40
20
160
40
40
20
160
20
20
20
-
160
20
20
10
120
120
60
30
-
120
60
60
30
-
120
120
30
15
120
30
30
15
100
100
50
25
-
100
100
25
12.5
100
50
25
25
-
100
50
25
12.5
80
80
40
20
80
40
40
20
80
20
20
20
-
80
20
20
10
:Can be used,
-:
Cannot be used
Condition:
[TSPIxCR2]
<RXDLY>=0, f
clk
/TSPIxSCK
≥
2,
transfer clock
=
ΦTx/2
,
product transfer clock
≤
20MHz
f
clk
(MHz)
ΦT0(MHz) ΦTx(MHz)
transfer clock
TSPIxSCK
(MHz)
Usability
40
40
40
20
40
20
20
20
-
40
20
20
10
40
10
10
10
-
20
20
10
10
-
20
10
10
5
:
Can be used,
-:
Cannot be used
Note1: Regarding to maximum operation frequency and maximum transfer clock, please refer to “Electric
Characteristics” of datasheet.
Note2: f
clk
is either the system clock (fsys) or high speed clock (fc), depending on the product. For the details, refer
to “Product Information” in Reference manual.
3.3.1.2. Slave operation
Set the transfer clock frequency so that the following condition is satisfied.
1/2 × f
clk
≥ transfer clock
Note: fclk is either the system clock (fsys) or high speed clock (fc), depending on the product. For the details, refer to
“Product Information” in Reference manual.