25.6.4 Synchronous Serial Interface (SSP)
25.6.4.1 AC Measurement Condition
The letter "T" used in the equations in the table represents the period of the input clock (f
PCLK
) into
the internal prescaler.
・
Output levels : High = 0.7 × DVDD5, Low = 0.3 × DVDD5
・
Input levels: High = 0.9 × DVDD5, Low = 0.1 × DVDD5
・
Load capacitance: CL=30pF
・
Ta = −40 to 85°C
Note:
The "Equation" column in the table shows the specifications under the conditions DVDD5 = 3.9V to
5.5V.
Parameter
Symbol
Equation
fsys=40MHz
(m=4,n=12)
Unit
Min
Max
SPCLK cycle (master)
T
m
(m)T
At least 100ns
or more
−
100
(10MHz)
ns
SPCLK cycle (slave)
T
s
(n)T
−
300
(3.3MHz)
SPCLK rise up time
t
r
−
15
15
SPCLK fall down time
t
f
−
15
15
Master mode: SPCLK low-level pulse width
t
WLM
(m)T/2 - 20.0
−
30
Master mode: SPCLK hig
h
-level pulse width
t
WHM
(m)T/2 - 20.0
−
30
Slave mode: SPCLK low-level pulse width
t
WLS
(n)T/2 - 10.0
−
140
Slave mode: SPCLK high-
l
evel pulse width
t
WHS
(n)T/2 - 10.0
−
140
Master mode:
SPCLK rise/fall to output data valid
t
ODSM
−
15
15
Master mode:
SPCLK rise/fall to output data hold
t
ODHM
(m)T/2 - 15
−
35
Master mode:
SPCLK rise/fall to input data valid delay time
t
IDSM
35
−
35
Master mode:
SPCLK rise/fall to input data hold
t
IDHM
5
−
5
Master mode:
SPFSS valid to SPCLK rise/fall
t
OFSM
(m)T - 15
(m)T + 15
85 to 115
Slave mode:
SPCLK rise/fall to output data valid delay time
t
ODSS
−
(3T) + 35
110
Slave mode:
SPCLK rise/fall (Output data hold)
t
ODHS
(n)T/2 + (2T)
−
200
Slave mode:
SPCLK rise/fall to input data valid delay time
t
IDSS
10
−
10
Slave mode:
SPCLK rise/fall to input data hold
t
IDHS
(3T) + 15
−
90
Slave mode:
SPFSS valid to SPCLK rise/fall
t
OFSS
(n)T - 20
−
280
TMPM3V6/M3V4
Page 507
2019-02-06
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......